

Sample &

Buy





UCC27528-Q1

ZHCSDP3A - DECEMBER 2014 - REVISED MAY 2015

Support &

Community

**...** 

UCC27528-Q1 基于 CMOS 输入阈值逻辑的双通道 5A 高速

Technical

Documents

## 低侧栅极驱动器

## **1** 特性

- 符合汽车应用要求
- AEC-Q100 器件温度等级 1
- 工业标准引脚分配
- 两个独立的栅极驱动通道
- 5A 峰值供源和吸收驱动电流
- 互补金属氧化物半导体 (CMOS) 输入逻辑阈值 (VDD 引脚上的电源电压的函数)
- 实现高抗噪性的滞后逻辑阈值
- 针对每个输出的独立使能功能
- 输入和使能引脚电压电平不受 VDD 引脚偏置电源 电压限制
- 4.5V 至 18V 单电源范围
- VDD 欠压闭锁 (UVLO) 期间输出保持低电平(确保 加电和断电时无毛刺脉冲运行)
- 快速传播延迟(典型值 17ns)
- 快速上升和下降时间(典型值 7ns 和 6ns)
- 两通道间的延迟匹配时间典型值为 1ns
- 当输入浮动时输出保持低电平
- 小外形尺寸集成电路 (SOIC)-8 封装
- 工作温度范围 -40°C 至 140°C
- 输入引脚具有 -5V 负电压处理能力

- 2 应用范围
- 汽车
- 开关模式电源
- 直流到直流转换器

🥖 Tools &

Software

- 电机控制,太阳能
- 用于诸如 GaN 等新兴宽带隙电源器件的栅极驱动

## 3 说明

UCC27528-Q1 器件是一款双通道、高速、低侧栅极驱动器,能够高效地驱动金属氧化物半导体场效应晶体管(MOSFET)和绝缘栅极型功率管(IGBT)电源开关。 UCC27528-Q1 器件采用的设计方案可最大程度减少击穿电流,从而为电容负载提供高达 5A 的峰值拉/灌电流脉冲,同时提供轨到轨驱动能力以及超短的传播延迟(典型值为 17ns)。除此之外,此驱动器特有两个通道间相匹配的内部传播延迟,这一特性使得此驱动器非常适合于诸如同步整流器等对于双栅极驱动有严格计时要求的应用。输入引脚阈值基于 CMOS 逻辑,此逻辑是 VDD 电源电压的一个函数。高低阈值间的宽滞后提供了出色的抗噪性。使能引脚基于 TTL 和 COMS 兼容逻辑,与 VDD 电源电压无关。

## 器件信息<sup>(1)</sup>

| 器件型号        | 封装       | 封装尺寸(标称值)       |
|-------------|----------|-----------------|
| UCC27528-Q1 | SOIC (8) | 4.90mm x 3.91mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

双路非反相输入







## 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   | 范围1                                |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录 2                             |
| 5 | 说明   | (续)3                               |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Switching Characteristics 5        |
|   | 7.7  | Typical Characteristics 7          |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |

## 4 修订历史记录

## Changes from Original (December 2015) to Revision A

| • | 已更改 器件状态从 产品预览 更改为 量产数据 | 1 |
|---|-------------------------|---|

|    | 8.2  | Functional Block Diagram    | . 10              |
|----|------|-----------------------------|-------------------|
|    | 8.3  | Feature Description         | . 11              |
|    | 8.4  | Device Functional Modes     | . 15              |
| 9  | App  | lication and Implementation | . 16              |
|    | 9.1  | Application Information     | . <mark>16</mark> |
|    | 9.2  | Typical Application         | . 16              |
| 10 | Pow  | ver Supply Recommendations  | . 19              |
| 11 | Laye | out                         | 20                |
|    | 11.1 | Layout Guidelines           | . 20              |
|    | 11.2 | Layout Example              | . 21              |
|    | 11.3 | Thermal Considerations      | . 21              |
| 12 | 器件   | 和文档支持                       | . 21              |
|    | 12.1 | 商标                          | . 21              |
|    | 12.2 | 静电放电警告                      | . 21              |
|    | 12.3 | 术语表                         | . 21              |
| 13 | 机械   | 、封装和可订购信息                   | . 22              |
|    |      |                             |                   |



## 5 说明(续)

UCC27528-Q1 是一款双通道同相驱动器。当输入引脚处于悬空状态时,UCC27528-Q1 器件可通过输入引脚上的内部上拉和下拉电阻确保输出保持在低电平。UCC27528-Q1 器件特有使能引脚(ENA 和 ENB),能够更好地控制此驱动器应用的运行。这些引脚内部上拉至 VDD 电源以实现高电平有效逻辑运行,并且可保持断开连接状态以实现标准运行。

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN |      | 1/0 | DESCRIPTION                                                                                                                                                               |  |
|-----|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME | I/O | DESCRIPTION                                                                                                                                                               |  |
| 1   | ENA  | I   | Enable input for Channel A: ENA biased low Disables Channel A output regardless of INA state, ENA biased high or floating Enables Channel A output, ENA allowed to float. |  |
| 2   | INA  | I   | nput to Channel A: Non-Inverting Input in UCC27528-Q1, OUTA held low if INA is unbiased or oating.                                                                        |  |
| 3   | GND  | _   | Ground: All signals referenced to this pin.                                                                                                                               |  |
| 4   | INB  | I   | Input to Channel B: Non-Inverting Input in UCC27528-Q1, OUTB held low if INB is unbiased or floating.                                                                     |  |
| 5   | OUTB | 0   | Output of Channel B                                                                                                                                                       |  |
| 6   | VDD  | I   | Bias supply input                                                                                                                                                         |  |
| 7   | OUTA | 0   | Output of Channel A                                                                                                                                                       |  |
| 8   | ENB  | I   | Enable input for Channel B: ENB biased low Disables Channel B output regardless of INB state, ENB biased high or floating Enables Channel B output, ENB allowed to float. |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                |                                          | MIN  | MAX       | UNIT |
|------------------------------------------------|------------------------------------------|------|-----------|------|
| Supply voltage range                           | VDD                                      | -0.3 | 20        | V    |
| INA, INB, voltage <sup>(3)</sup>               |                                          | -6.5 | 20        | V    |
| ENA, ENB voltage <sup>(3)</sup>                |                                          | -0.3 | 20        | V    |
|                                                | DC                                       | -0.3 | VDD + 0.3 | V    |
| OUTA, OUTB voltage                             | Repetitive pulse < 200 ns <sup>(4)</sup> | -2   | VDD + 0.3 | V    |
| Output continuous source and sink current      | I <sub>OUT_DC</sub>                      |      | 0.3       | А    |
| Output pulsed source and sink current (0.5 µs) | I <sub>OUT_pulsed</sub>                  |      | 5         | А    |
| Operating virtual junction temperature         | e, T <sub>J</sub>                        | -40  | 150       | °C   |
|                                                | Soldering, 10 s                          |      | 300       |      |
| Lead temperature                               | Reflow                                   |      | 260       | °C   |
| Storage temperature, T <sub>stg</sub>          |                                          | -65  | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND unless otherwise noted. Currents are positive into, negative out of the specified terminal. See Packaging Section of the datasheet for thermal limitations and considerations of packages.

(3) The maximum voltage on the Input and Enable pins is not restricted by the voltage on the VDD pin.

(4) Values are verified by characterization on bench.

## 7.2 ESD Ratings

|        |                         |                                                         | VALUE | UNIT |
|--------|-------------------------|---------------------------------------------------------|-------|------|
| M      |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | N/   |
| V(ESD) | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                |             | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-------------|-----|-----|-----|------|
| $V_{\text{DD}}$ | Supply voltage                 |             | 4.5 | 12  | 18  | V    |
|                 | Input voltage                  | INA, INB    | -5  |     | 18  | V    |
|                 | Enable voltage                 | ENA and ENB | 0   |     | 18  | V    |
|                 | Operating junction temperature |             | -40 |     | 140 | °C   |

#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | D      | UNIT |
|-----------------------|----------------------------------------------|--------|------|
|                       |                                              | 8 PINS | UNIT |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 128    |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 77.7   |      |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 68.5   | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 20.7   | °C/w |
| ΨJB                   | Junction-to-board characterization parameter | 68     |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### 7.5 Electrical Characteristics

 $V_{DD}$  = 12 V,  $T_A = T_J = -40$  °C to 140 °C, 1-µF capacitor from  $V_{DD}$  to GND. Currents are positive into, negative out of the specified terminal (unless otherwise noted,)

|                                  | PARAMETER                                    | TEST CONDITIONS                                                                 | MIN  | TYP  | MAX   | UNIT      |
|----------------------------------|----------------------------------------------|---------------------------------------------------------------------------------|------|------|-------|-----------|
| BIAS CU                          | RRENTS                                       |                                                                                 | L    |      |       |           |
|                                  | Chartura aurreat                             | $V_{DD} = 3.4 \text{ V}, \text{INA} = \text{VDD}, \text{INB} = \text{VDD}$      | 55   | 125  | 225   | ۸         |
| I <sub>DD(off)</sub>             | Startup current                              | $V_{DD} = 3.4 \text{ V}, \text{INA} = \text{GND}, \text{INB} = \text{GND}$      | 25   | 125  | 225   | μA        |
| UNDERV                           | OLTAGE LOCKOUT (UVLO)                        |                                                                                 |      |      |       |           |
| M                                | Supply start threshold                       | $T_J = 25^{\circ}C$                                                             | 3.91 | 4.2  | 4.5   |           |
| V <sub>ON</sub>                  | Supply start threshold                       | $T_J = -40^{\circ}C$ to $140^{\circ}C$                                          | 3.75 | 4.2  | 4.65  |           |
| V <sub>OFF</sub>                 | Minimum operating voltage after supply start |                                                                                 | 3.6  | 3.9  | 4.4   | V         |
| VDD_H                            | Supply voltage hysteresis                    |                                                                                 | 0.2  | 0.3  | 0.5   |           |
| INPUTS (                         | (INA, INB)                                   |                                                                                 |      |      |       |           |
| $V_{\text{IN}_{\text{H}}}$       | Input signal high threshold                  | Output high for non-inverting input pins<br>Output low for inverting input pins |      | 55   | 70    |           |
| V <sub>IN_L</sub>                | Input signal low threshold                   | Output low for non-inverting input pins<br>Output high for inverting input pins | 30   | 38   |       | $%V_{DD}$ |
| V <sub>IN_HYS</sub>              | Input hysteresis                             |                                                                                 |      | 17   |       |           |
| ENABLE                           | (ENA, ENB)                                   |                                                                                 |      |      |       |           |
| $V_{EN_H}$                       | Enable signal high threshold                 | Output enabled                                                                  | 1.7  | 1.9  | 2.1   |           |
| $V_{EN_L}$                       | Enable signal low threshold                  | Output disabled                                                                 | 0.95 | 1.10 | 1.25  | V         |
| V <sub>EN_HYS</sub>              | Enable hysteresis                            |                                                                                 | 0.7  | 0.8  | 1.1   |           |
| OUTPUT                           | S (OUTA, OUTB)                               |                                                                                 |      |      |       |           |
| I <sub>SNK/SRC</sub>             | Sink and source peak current <sup>(1)</sup>  | $C_{LOAD} = 0.22 \ \mu\text{F}, \ \text{f}_{SW} = 1 \ \text{kHz}$               |      | ±5   |       | А         |
| V <sub>DD</sub> -V <sub>OH</sub> | High output voltage                          | $I_{OUT} = -10 \text{ mA}$                                                      |      |      | 0.075 | V         |
| V <sub>OL</sub>                  | Low output voltage                           | I <sub>OUT</sub> = 10 mA                                                        |      |      | 0.01  | v         |
| R <sub>OH</sub>                  | Output pullup resistance <sup>(2)</sup>      | $I_{OUT} = -10 \text{ mA}$                                                      | 2.5  | 5    | 7.5   | Ω         |
| R <sub>OL</sub>                  | Output pulldown resistance                   | I <sub>OUT</sub> = 10 mA                                                        | 0.15 | 0.5  | 1     | Ω         |

(1) Ensured by design.

(2) R<sub>OH</sub> represents on-resistance of only the P-Channel MOSFET device in pullup structure of UCC27528-Q1 output stage.

## 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                                                  | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|-----------------------------------|------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>R</sub>                    | Rise time                                                  | $C_{LOAD}$ = 1.8 nF, $V_{DD}$ = 10 V                              |     | 7   |     | ns   |
| t <sub>F</sub>                    | Fall time                                                  | $C_{LOAD}$ = 1.8 nF, $V_{DD}$ = 10 V                              |     | 6   |     | ns   |
| t <sub>M</sub>                    | Delay matching between 2 channels                          | INA = INB, OUTA and OUTB at 50% transition point, $V_{DD}$ = 10 V |     | 1   | 4   | ns   |
| t <sub>PW</sub>                   | Minimum input pulse width that<br>changes the output state | V <sub>DD</sub> = 10 V                                            |     | 15  |     | ns   |
| t <sub>D1</sub> , t <sub>D2</sub> | Input to output propagation delay,<br>See Figure 2.        | $C_{LOAD}$ = 1.8 nF, 7-V input pulse,<br>V <sub>DD</sub> = 10 V   | 6   | 17  | 26  | ns   |
| t <sub>D3</sub> , t <sub>D4</sub> | EN to output propagation delay,<br>See Figure 1.           | $C_{LOAD}$ = 1.8 nF, 7-V enable pulse, $V_{DD}$ = 10 V            | 6   | 13  | 23  | ns   |





Figure 2. Non-Inverting Input Driver Operation



## 7.7 Typical Characteristics





## **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



## 8 Detailed Description

#### 8.1 Overview

The UCC27528-Q1 device represents Texas Instruments' latest generation of dual-channel, low-side high-speed gate driver devices featuring 5-A source- and sink current capability, industry best-in-class switching characteristics, and many other features listed in Table 1 all of which combine to provide efficient, robust, and reliable operation in high-frequency switching power circuits.

| FEATURE                                                                                                    | BENEFIT                                                                                                                                                                           |  |  |
|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Best-in-class 13-ns (typical) propagation delay                                                            | Extremely low pulse-transmission distortion                                                                                                                                       |  |  |
| 1-ns (typical) delay matching between channels                                                             | Ease of paralleling outputs for higher (2x) current capability, ease of driving parallel power switches                                                                           |  |  |
| Expanded VDD operating range of 4.5 V to 18 V                                                              |                                                                                                                                                                                   |  |  |
| Expanded operating temperature range of -40 °C to 140 °C (See the <i>Electrical Characteristics</i> table) | Flexibility in system design                                                                                                                                                      |  |  |
| VDD UVLO protection                                                                                        | Outputs are held low in UVLO condition, which ensures predictable, glitch-free operation at power up and power down                                                               |  |  |
| Outputs held low when the input pins (INx) are in floating condition                                       | Feature which is specifically useful in passing abnormal condition tests during certification                                                                                     |  |  |
| Outputs enabled when the enable pins (ENx) are in floating condition                                       | Pin-to-pin compatibility with the UCC2732x family of device from TI, in designs where pin 1 and pin 8 are in the floating condition                                               |  |  |
| CMOS input threshold logic                                                                                 | Enhanced noise immunity, higher threshold leve,I and wider<br>hysteresis which is a function of the VDD supply voltage and ability<br>to employ RCD delay circuits on input pins. |  |  |
| The input and enable pins are able to handle voltage levels not restricted by VDD pin bias voltage         | System simplification, specifically related to auxiliary bias supply architecture                                                                                                 |  |  |

#### Table 1. UCC27528-Q1 Features and Benefits

## 8.2 Functional Block Diagram







#### 8.3 Feature Description

#### 8.3.1 V<sub>DD</sub> and Undervoltage Lockout

The UCC27528-Q1 device has internal undervoltage-lockout (UVLO) protection feature on the VDD pin supplycircuit blocks. When the VDD supply is rising and the level is still below UVLO threshold, the circuit (as shown in the *Functional Block Diagram*) holds the output low, regardless of the status of the inputs. The UVLO threshold is 4.25 V (typical) with 350-mV hysteresis (typical). This hysteresis helps prevent chatter when low VDD supply voltages have noise from the power supply and also when droops in the VDD bias voltage occur when the system commences switching and a sudden increase in the I<sub>DD</sub> current occurs. The ability to operate at lowvoltage levels, such as below 5 V, along with best-in-class switching characteristics, is well suited for driving emerging GaN-power semiconductor devices.

For example, at power-up, the UCC27528-Q1 driver device output remains low until the  $V_{DD}$  voltage reaches the UVLO threshold if the enable pin is active or floating. The magnitude of the OUT signal rises with  $V_{DD}$  until steady-state  $V_{DD}$  is reached. The non-inverting operation in Figure 20 shows that the output remains low until the UVLO threshold is reached. The output is then in-phase with the input.

Because the device draws current from the VDD pin to bias all internal circuits, for the best high-speed circuit performance, two VDD bypass capacitors are recommended to prevent noise problems. The use of surface-mount components is highly recommended. A 0.1- $\mu$ F ceramic capacitor should be located as close as possible to the VDD to GND pins of the gate-driver device. In addition, to help deliver the high-current peaks required by the load, a larger capacitor (such as a 1- $\mu$ F capacitor) with relatively low ESR should be connected in parallel and close proximity. The parallel combination of capacitors should present a low impedance characteristic for the expected current levels and switching frequencies in the application.



Figure 20. Power-Up Non-Inverting Driver

#### 8.3.2 Operating Supply Current

The UCC27528-Q1 device features very low quiescent  $I_{DD}$  currents. Figure 3, Figure 4, and Figure 5 list the typical operating supply current in the UVLO state and fully-on state (under static and switching conditions). The  $I_{DD}$  current that is present when the device is fully on and the outputs are in a static state (DC high or DC low, see Figure 4) represents lowest quiescent  $I_{DD}$  current when all the internal logic circuits of the device are fully operational. The total supply current is the sum of the quiescent  $I_{DD}$  current, the average  $I_{OUT}$  current from switching, and any current related to pullup resistors on the enable pins and inverting input pins.

Figure 15 shows a complete characterization of the  $I_{DD}$  current as a function of switching frequency at different  $V_{DD}$  bias voltages under 1.8-nF switching load in both channels. The strikingly linear variation and close correlation with the theoretical value of the average  $I_{OUT}$  indicates negligible shoot-through inside the gate-driver device attesting to the high-speed characteristics.



#### 8.3.3 Input Stage

The input pins of UCC27528-Q1 gate driver device are based on CMOS input threshold logic. In CMOS input threshold logic the threshold voltage level is a function of the bias voltage on the VDD pin of the device. The typical high threshold is 55% of the VDD supply voltage and the typical low threshold is 38% of the VDD supply voltage. Built-in hysteresis is available which is typically 17% of the VDD supply voltage.

In most applications, the absolute value of the threshold voltage offered by the CMOS logic is higher (for example,  $V_{IN\_H} = 5.5$  V if  $V_{DD} = 10$  V) than what is offered by the more common TTL and CMOS-compatible input threshold logic where  $V_{IN\_H}$  is typically less than 3 V. The same is true of the input-threshold hysteresis parameter as well. This feature offers the following benefits:

- Better noise immunity which is desirable in high power systems.
- Ability to accept slow dV/dt input signals, which allows designers to use RCD circuits on the input pin to program propagation delays in the application, as shown in Figure 21.



Figure 21. Using RCD Circuits

$$t_{del} = -R_{del}C_{del} \times In\left(\frac{V_L - V_{IN}_H}{V_H - V_L} + 1\right)$$

(1)

The UCC27528-Q1 device features an important feature, whenever any of the input pins is in a floating condition, the output of the respective channel is held in the low state. Holding the respective channel in the low state is achieved by using GND pulldown resistors on all the non-inverting input pins (INA, INB), as shown in the *Functional Block Diagram*.

- To drive channel x (x = A or B) in a non-inverting configuration, apply the PWM control input signal to one of the IN pins. In this case, the unused IN pin must be biased low (for example, tied to GND) to enable the output of this channel.
  - Alternately, the unused IN pin can be used to implement the enable and disable function using an external logic signal. The output pin is disabled when the unused IN pin is biased high and the OUT pin is enabled when the unused IN pin is biased low.

See Table 2 and Figure 24 for additional clarification.

#### 8.3.4 Enable Function

The enable function is an extremely beneficial feature in gate driver devices, especially for certain applications such as synchronous rectification where the driver outputs can be disabled in light-load conditions to prevent negative current circulation and to improve light-load efficiency.

The UCC27528-Q1 device has independent enable pins, ENx, for exclusive control of the operation of each driver channel. The enable pins are based on a non-inverting configuration (active-high operation). Therefore, when the ENx pins are driven high the drivers are enabled and when ENx pins are driven low and the drivers are disabled. Similar to the input pins, the enable pins are also based on a TTL and CMOS-compatible input threshold logic that is independent of the supply voltage and can be effectively controlled using logic signals from 3.3-V and 5-V microcontrollers. The UCC27528-Q1 device also features tight control of the enable-function threshold voltage levels which eases system design considerations and ensures stable operation across temperature (see Figure 8). The ENx pins are internally pulled up to the VDD supply using pullup resistors as a result of which the outputs of the device are enabled in the default state. Therefore, the ENx pins can be left



floating or not connected (NC) for standard operation in which case the enable feature is not needed. This ability allows the UCC27528-Q1 device to be pin-to-pin compatible with TI's previous-generation drivers, the UCC27323, UCC273234, and UCC273235 device, where pin 1 and pin 8 are NC pins. If the Channel A and Channel B inputs and outputs are connected in parallel to increase the driver current capacity, the ENA and ENB pins should be connected and driven together.

#### 8.3.5 Output Stage

The UCC27528-Q1 output stage features a unique architecture on the pullup structure which delivers the highest-peak source current when it is most needed during the Miller plateau region of the power-switch turn-on transition (when the power switch drain and collector voltage experiences dV/dt). The output-stage pullup structure features a P-Channel MOSFET and an additional N-Channel MOSFET in parallel. The N-Channel MOSFET provides a brief boost in the peak sourcing current which enables fast turn-on. This boost is accomplished by briefly turning on the N-Channel MOSFET during a short time frame when the output is changing state from low to high.



Figure 22. UCC27528-Q1 Gate Driver Output Structure

The  $R_{OH}$  parameter (see the *Electrical Characteristics* table) is a DC measurement and is representative of the on-resistance of the P-Channel device only because the N-Channel device is held in the off state in DC condition and is turned on only for a short time frame when the output changes state from low to high. Therefore, the effective resistance of UCC27528-Q1 pullup stage during turn-on instant is much lower than what is represented by  $R_{OH}$  parameter.

The pulldown structure in the UCC27528-Q1 device is simply composed of a N-Channel MOSFET. The  $R_{OL}$  parameter (see the *Electrical Characteristics* table), which is also a DC measurement, is representative of the impedance of the pulldown stage in the device. In the UCC27528-Q1 device, the effective resistance of the hybrid pullup structure during turnon is estimated on design considerations as approximately 1.5 ×  $R_{OL}$ .

Each output stage in the UCC27528-Q1 device is capable of supplying 5-A peak source and 5-A peak sink current pulses. The output voltage swings between VDD and GND, providing rail-to-rail operation because of the MOS output stage which delivers very-low dropout. The presence of the MOSFET body diodes also offers low impedance to switching overshoots and undershoots which means that in many cases, external Schottky diode clamps can be eliminated. The outputs of these drivers are designed to withstand 500-mA reverse current without either damage to the device or logic malfunction.

The UCC27528-Q1 device is particularly suited for dual-polarity, symmetrical drive-gate transformer applications where the primary winding of transformer driven by the OUTA and OUTB pins, with the inputs INA and INB driven complementary to each other. The device is well suited for these applications because of the extremely low dropout offered by the MOS output stage of the device, both during high ( $V_{OH}$ ) and low ( $V_{OL}$ ) states along with the low impedance of the driver output stage, all of which allow alleviate concerns regarding transformer demagnetization and flux imbalance. The low propagation delays also ensure accurate reset for high-frequency applications.

UCC27528-Q1 ZHCSDP3A – DECEMBER 2014–REVISED MAY 2015



For applications that have zero voltage switching during power MOSFET turn-on or turn-off interval, the driver supplies high-peak current for fast switching even though the miller plateau is not present. This situation often occurs in synchronous rectifier applications because the body diode is generally conducting before power MOSFET is switched on.

#### 8.3.6 Low Propagation Delays and Tightly Matched Outputs

The UCC27528-Q1 driver devices offer a very low propagation delay of 17-ns (typical) between input and output which offers lowest level of pulse transmission distortion available in the industry for high-frequency switching applications. For example in synchronous rectifier applications, the SR MOSFETs can be driven with very low distortion when a single driver device is used to drive both the SR MOSFETs. Further, the driver devices also feature an extremely accurate, 1-ns (typ) matched internal propagation delays between the two channels which is beneficial for applications requiring dual gate drives with critical timing. For example in a PFC application, a pair of paralleled MOSFETs may be driven independently using each output channel, which the inputs of both channels are driven by a common control signal from the PFC controller device. In this case the 1-ns delay matching ensures that the paralleled MOSFETs are driven in a simultaneous fashion with the minimum of turn-on delay difference.

Since the CMOS input threshold of UCC27528-Q1 allows the use of slow dV/dt input signals, when paralleling outputs for obtaining higher peak output current capability, it is recommended to connect external gate resistors directly to the output pins to avoid shoot-through current conduction between the 2 channels, as shown in Figure 23. While the two channels are inherently very well matched (4-ns Max propagation delay), it should be noted that there may be differences in the input threshold voltage level between the two channels or differences in the input signals which can cause the delay between the two outputs.



Figure 23. Slow Input Signal May Cause Shoot-Through Between Channels During Paralleling



#### 8.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See the  $V_{DD}$  and Undervoltage Lockout section for information on the UVLO operation mode. In the normal mode the output state is dependent on the state of the IN pins. Table 2 lists the output states for different input-pin combinations.

|                  |                  |                  | 0                |      |      |
|------------------|------------------|------------------|------------------|------|------|
| ENA              | ENB              | INA              | INB              | OUTA | OUTB |
| Н                | Н                | L                | L                | L    | L    |
| Н                | Н                | L                | Н                | L    | Н    |
| Н                | Н                | Н                | L                | Н    | L    |
| Н                | Н                | Н                | Н                | Н    | Н    |
| L                | L                | Any              | Any              | L    | L    |
| Any              | Any              | x <sup>(1)</sup> | x <sup>(1)</sup> | L    | L    |
| x <sup>(1)</sup> | x <sup>(1)</sup> | L                | L                | L    | L    |
| x <sup>(1)</sup> | x <sup>(1)</sup> | L                | Н                | L    | Н    |
| x <sup>(1)</sup> | x <sup>(1)</sup> | Н                | L                | Н    | L    |
| x <sup>(1)</sup> | x <sup>(1)</sup> | Н                | Н                | Н    | Н    |

#### Table 2. Device Logic Table

(1) Floating condition

TEXAS INSTRUMENTS

www.ti.com.cn

### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

High-current gate-driver devices are required in switching power applications for a variety of reasons. To implement fast switching in power devices and reduce associated switching power losses, a powerful gate-driver device can be employed between the PWM output of control devices and the gates of the power semiconductor devices.

Furthermore, gate driver devices are indispensable when having the PWM-controller device directly drive the gates of the switching devices is not feasible. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is typically a 3.3-V logic signal which is not capable of effectively turning on a power switch. A level shifting circuitry is required to boost the 3.3-V signal to the gatedrive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement are emitter follower configurations. These circuits prove inadequate with digital power because they lack level-shifting capability.

Gate driver devices effectively combine both the level-shifting and buffer drive functions. Gate driver devices also satisfy other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate drive transformers and controlling floating power device gates which reduces power dissipation and thermal stress in controller devices by moving gate charge power losses into itself. In summary Gate-driver devices are an extremely important component in switching power combining benefits of high performance, low cost, component count, board-space reduction, and simplified system design.



#### 9.2 Typical Application

Figure 24. UCC27528-Q1 Typical Application Diagram



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

When selecting the proper gate driver device for an end application, some design considerations must be evaluated first to make the most appropriate selection. Among these considerations are input-to-output Logic, enable and disable function, supply voltage (VDD), propagation delay, and power dissipation.

The design requirements include the following:

- Supply voltage (V<sub>DD</sub>)
- Type of input threshold (CMOS or TTL)
- Propagation delay
- Delay matching
- Peak drive current
- Enable function (whether or not it exists)
- Operating temperature range

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input-to-Output Logic

The design should specify which type of input-to-output configuration should be used. The UCC27528-Q1 device can only provide dual non-inverting input-to-output with enable control.

#### 9.2.2.2 Enable and Disable Function

Certain applications demand independent control of the output state of the driver. The UCC27528-Q1 device offers two independent enable pins ENx pins for exclusive control of each driver channels as listed in Table 2. The ENA, ENB pins in the UCC27528-Q1 device can be in the floating condition during standard operation with the outputs enabled.

#### 9.2.2.3 VDD Bias Supply Voltage

The bias supply voltage to be applied to the VDD pin of the device should never exceed the values listed in the *Recommended Operating Conditions* table. However, different power switches demand different voltage levels to be applied at the gate terminals for effective turnon and turnoff. With certain power switches, a positive gate voltage may be required for turnon and a negative gate voltage may be required for turnoff, in which case the VDD bias supply equals the voltage differential. With a wide operating range from 4.5 V to 18 V, the UCC27528-Q1 device can be used to drive a variety of power switches, such as Si MOSFETs (for example,  $V_{GS} = 4.5$  V, 10V, 12 V), IGBTs ( $V_{GE} = 15$  V, 18 V), and wide-bandgap power semiconductors (such as GaN, certain types of which allow no higher than 6 V to be applied to the gate pins).

#### 9.2.2.4 Propagation Delay

The acceptable propagation delay from the gate driver is dependent on the switching frequency at which it is used and the acceptable level of pulse distortion to the system. The UCC27528-Q1 device features fast 17-ns (typical) propagation delays which ensures very-little pulse distortion and allows operation at very high-frequencies. See the *Switching Characteristics* table for the propagation and switching characteristics of the UCC27528-Q1 device. For certain application that require programmable propagation delay, The UCC27528-Q1 device can accept slow dv/dt input signals which allows designers to use RCD circuits on the input pin to program propagation as shown in Figure 21.

#### **Typical Application (continued)**

#### 9.2.2.5 Drive Current and Power Dissipation

The UCC27528-Q1 driver device is capable of delivering 5 A of current to a MOSFET gate for a period of several hundred nanoseconds at  $V_{DD} = 12$  V. High peak current is required to quickly turn on the device. Then, to turn off the device, the driver is required to sink a similar amount of current to ground. This process repeats at the operating frequency of the power device. The power dissipated in the gate-driver device package depends on the following factors:

- The gate charge required of the power MOSFET (usually a function of the drive voltage V<sub>GS</sub>, which is very close to input bias supply voltage V<sub>DD</sub> because of low V<sub>OH</sub> drop-out)
- Switching frequency
- Use of external gate resistors

Because the UCC27528-Q1 device features very-low quiescent currents and internal logic to eliminate any shoot-through in the output driver stage, the effect on the power dissipation within the gate driver can be safely assumed to be negligible.

When a driver device is tested with a discrete, capacitive load, calculating the power that is required from the bias supply fairly simple. Use Equation 2 to calculate the energy that must be transferred from the bias supply to charge the capacitor.

$$E_{G} = \frac{1}{2}C_{LOAD}V_{DD}^{2}$$

where

- C<sub>LOAD</sub> is load capacitor
- V<sub>DD</sub> is bias voltage feeding the driver

An equal amount of energy is dissipated when the capacitor is charged which leads to a total power loss given by Equation 3.

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW}$$

where

• f<sub>SW</sub> is the switching frequency

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF, and  $f_{SW}$  = 300 kHz, use Equation 4 to calculate the power loss.

$$P_G = 10 \text{ nF} \times 12 \text{ V}^2 \times 300 \text{ kHz} = 0.432 \text{ W}$$

The switching load presented by a power MOSFET can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge required to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Use the gate charge  $Q_g$  to determine the power that must be dissipated when charging a capacitor by using the equivalence  $Q_g = C_{LOAD}V_{DD}$  to provide Equation 5 for power.

$$P_{G} = C_{LOAD} V_{DD}^{2} f_{SW} = Q_{g} V_{DD} f_{SW}$$
<sup>(5)</sup>

Assuming that the UCC27528-Q1 device is driving power MOSFET with 60 nC of gate charge ( $Q_g = 60$  nC at  $V_{DD} = 12$  V) on each output, use Equation 6 to calculate the gate-charge related power loss.

$$P_G = 2 \times 60 \text{ nC} \times 12 \text{ V} \times 300 \text{ kHz} = 0.432 \text{ W}$$

This power,  $P_G$ , is dissipated in the resistive elements of the circuit when the MOSFET is turned on or off. Half of the total power is dissipated when the load capacitor is charged during turn-on, and the other half is dissipated when the load capacitor is discharged during turn-off. When no external gate resistor is employed between the driver and MOSFET or IGBT, this power is completely dissipated inside the driver package. With the use of external gate resistor in accordance to the ratio of the resistances (more power dissipated in the higher resistance component). Based on this simplified analysis, use Equation 7 to calculate the driver power dissipation during switching.

(4)

(3)

(2)

(6)



(7)

(9)

#### **Typical Application (continued)**

$$P_{SW} = 0.5 \times Q_G \times VDD \times f_{SW} \times \left(\frac{R_{OFF}}{R_{OFF} + R_{GATE}} + \frac{R_{ON}}{R_{ON} + R_{GATE}}\right)$$

where

• 
$$R_{OFF} = R_{C}$$

 $R_{ON}$  (effective resistance of pullup structure) = 1.5 ×  $R_{OL}$ 

In addition to the previously calculated gate-charge related power dissipation, additional dissipation in the driver is related to the power associated with the quiescent bias current consumed by the device to bias all internal circuits, such as input stage (with pullup and pulldown resistors), enable, and UVLO sections. Referring to Figure 4, the quiescent current is less than 0.6 mA even in the highest case. Use Equation 8 to calculate the quiescent power dissipation.

$$P_{Q} = I_{DD} V_{DD}$$
(8)

Assuming,  $I_{DD} = 6$  mA, use Equation 9 to calculate the power loss.

 $P_{O} = 0.6 \text{ mA} \times 12 \text{ V} = 7.2 \text{ mW}$ 

Clearly, this power loss is insignificant compared to gate-charge related power dissipation that was calculated previously.

With a 12-V supply, the bias current can be estimated as shown in Equation 10, with an additional 0.6-mA overhead for the quiescent consumption:

$$I_{DD} \sim \frac{P_G}{V_{DD}} = \frac{0.432 \text{ W}}{12 \text{ V}} = 0.036 \text{ A}$$
 (10)

#### 9.2.3 Application Curves

V<sub>DD</sub> = 5 V, Load = 2 RJK0453DPB (power FET)

<figure><complex-block>

## **10** Power Supply Recommendations

The bias supply voltage range for which the UCC27528-Q1 device is rated to operate is from 4.5 V to 18 V. The lower end of this range is governed by the internal undervoltage-lockout (UVLO) protection feature on the VDD pin supply circuit blocks. Whenever the driver is in UVLO condition when the VDD pin voltage is below the  $V_{ON}$  supply start threshold, this feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 20-V absolute-maximum voltage rating of the VDD pin of the device (which is a stress rating). Maintaining a 2-V margin to allow for transient voltage spikes, the maximum recommended voltage for the VDD pin is 18 V.



The UVLO protection feature also involves a hysteresis function. This hysteresis function means that when the VDD pin bias voltage exceeds the threshold voltage and device begins to operate, and if the voltage drops, then the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification, VDD\_H. Therefore, ensuring that, while operating at or near the 4.2-V range, the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device is important to avoid triggering device shutdown. During system shutdown, the device operation continues until the VDD pin voltage has dropped below the  $V_{OFF}$  threshold which must be accounted for while evaluating system shutdown timing design requirements. Likewise, at system startup, the device does not begin operation until the VDD pin voltage has exceeded above the  $V_{ON}$  threshold.

The quiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Although this fact is well known, recognizing that the charge for source current pulses delivered by the OUTA or OUTB pin is also supplied through the same VDD pin is important. As a result, every time a current is sourced out of the output pins, a corresponding current pulse is delivered into the device through the VDD pin. Thus ensuring that local bypass capacitors are provided between the VDD and GND pins and located as close to the device as possible for the purpose of decoupling is important. A low-ESR, ceramic surface-mount capacitor is a must. TI recommends having 2 capacitors; a 100-nF ceramic surface-mount capacitor which can be nudged very close to the pins of the device and another surface-mount capacitor of few microfarads added in parallel.

## 11 Layout

### 11.1 Layout Guidelines

Proper PCB layout is extremely important in a high-current, fast-switching circuit to provide appropriate device operation and design robustness. The UCC27528-Q1 gate driver incorporates short propagation delays and powerful output stages capable of delivering large current peaks with very-fast rise and fall times at the gate of the power MOSFET to facilitate voltage transitions very quickly. At higher VDD voltages, the peak current capability is even higher (5-A peak current is at V<sub>DD</sub> = 12 V). Very high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled. The following circuit layout guidelines are strongly recommended when designing with these high-speed drivers:

- Locate the driver device as close as possible to power device to minimize the length of high-current traces between the output pins and the gate of the power device.
- Locate the VDD bypass capacitors between the VDD and GND pins as close as possible to the driver with
  minimal trace length to improve the noise filtering. These capacitors support the high peak current that is
  drawn from the VDD pin during turn-on of power MOSFET. The use of low inductance SMD components,
  such as chip resistors and chip capacitors, is highly recommended.
- The turn-on and turn-off current-loop paths (driver device, power MOSFET, and VDD bypass capacitor) should be minimized as much as possible to keep the stray inductance to a minimum. High dl/dt is established in these loops at two instances: during turn-on transients and turn-off transients, which will induce significant voltage transients on the output pin of the driver device and gate of the power MOSFET.
- Wherever possible parallel the source and return traces, taking advantage of flux cancellation.
- Separate power traces and signal traces, such as output and input signals.
- Star-point grounding is a good way to minimize noise coupling from one current loop to another. The GND of the driver should be connected to the other circuit nodes such as the source of power MOSFET, the ground of PWM controller, and other sources at one, single point. The connected paths should be as short as possible to reduce inductance and be as wide as possible to reduce resistance.
- Use a ground plane to provide noise shielding. Fast rise and fall times at the OUTx pin may corrupt the input signals during transition. The ground plane must not be a conduction path for any current loop. Instead the ground plane must be connected to the star-point with one single trace to establish the ground potential. In addition to noise shielding, the ground plane can help in power dissipation.



#### 11.2 Layout Example



Figure 27. Layout Example for UCC27528-Q1

## **11.3 Thermal Considerations**

The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a gate driver device to be useful over a particular temperature range the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits.

## 12 器件和文档支持

#### 12.1 商标

All trademarks are the property of their respective owners.

### 12.2 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.3 术语表

### SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

ZHCSDP3A-DECEMBER 2014-REVISED MAY 2015



## 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权 限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 |              | 应用                       |
|----------------|------------------------------------|--------------|--------------------------|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 徳州仪器半导体技术(上海)有限公司



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC27528QDRQ1    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 140   | 27528Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC27528QDRQ1 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

18-Nov-2020



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC27528QDRQ1 | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |

# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司