#### SN65DP149, SN75DP149 ZHCSEG3C - SEPTEMBER 2015-REVISED JULY 2016 # SNx5DP149 3.4-Gbps DP++ 到 HDMI 重定时器 ### 1 特性 - DisplayPort™支持高达 3.4Gbps 数据速率的物理层 输入端口到 TMDS 物理层输出端口 - 支持 DisplayPort 双模标准版本 1.1 - 支持 HDMI1.4b 变送器电气参数 - 集成了 TMDS 电平转换器和时钟和数据恢复 (CDR) 功能 - 自适应接收器均衡器和可编程固定均衡器 - 可选去加重功能 - 低功耗典型值 - 390mW (3.4Gbps 重定时器) - 10mW (关断状态) - 集成了 DVI 和 HDMI 标识识别双模 DP 2 类功能 - 有源 I<sup>2</sup>C[4] 缓冲器 - 主信道输入交换 - I<sup>2</sup>C[4] 和引脚设置可编程 - 工业温度范围: - -40°C 至 85°C (SN65DP149) - 扩展商业温度范围: 0°C 至 85°C (SN75DP149) - 40 引脚、0.4mm 间距、5mm × 5mm WQFN 封装 #### 2 应用 - 个人计算机 - 下一代适配器软件狗 - 台式计算机 - 笔记本电脑 - 扩展基座 - HDTV - 独立显卡 - 平板电脑 ### 3 说明 SNx5DP149 器件是一款双模[1] DisplayPort 转最小化传输差分信号 (TMDS) 重定时器,支持数字视频接口 (DVI) 1.0 以及高清多媒体接口 (HDMI) 1.4b 输出信号。SNx5DP149 器件通过 DDC 链路支持双模标准版本 1.1 的 1 类和 2 类应用。SNx5DP149 器件的每条数据信道支持的数据速率高达 3.4Gbps,可支持超高清 (4K×2K/30Hz) 8 位彩色高分辨率视频和 1080p 16 位色深的彩色 HDTV (1920×1080/60Hz)。 SNx5DP149 器件在数据速率低于 1Gbps 时可自动配置为转接驱动器,在超过该速率后可自动配置为重定时器。此特性可通过 |<sup>2</sup>C[4] 编程来关闭。 为确保信号完整性,SNx5DP149 器件实现了多种 功能。SNx5DP149 接收器支持自适应和固定均衡,以便消除电路板走线或电缆因带宽受限而引起的码间串扰(ISI) 抖动或损耗。用作重定时器时,内置的时钟和数据恢复(CDR) 功能可清除输入端高频和视频源的随机抖动。发送器提供多种 功能 不仅有利于达到合规要求,还能够减少系统设计问题,例如去加重功能可补偿驱动长电缆或高损耗电路板走线时的衰减。 SNx5DP149 器件还包含使用 Vsadj 引脚外部电阻实现的 TMDS 输出幅值调节功能、源端选择功能和输出转换率控制功能。器件的运行和配置可通过引脚设置或 I<sup>2</sup>C[4] 编程。 SNx5DP149 器件实现了多种方法来进行电源管理和有功功率降低。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | | | |------------------------|-----------|-----------------|--|--| | SN65DP149<br>SN75DP149 | WQFN (40) | 5.00mm x 5.00mm | | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 ### DP149 母板应用结构 #### DP149 软件狗应用结构 | $\neg$ | $\Rightarrow$ | |--------|---------------| | - | ملب | | - | w | | 1 特 | 性 1 | | 9.1 Overview | 22 | |------|----------------------------------------------------------|----|--------------------------------|----| | | 用1 | | 9.2 Functional Block Diagram | 22 | | _ / | 明 | | 9.3 Feature Description | | | | 订历史记录 | | 9.4 Device Functional Modes | 28 | | | 明(续)4 | | 9.5 Register Maps | 30 | | | | 10 | Application and Implementation | 38 | | | n Configuration and Functions4 | | 10.1 Application Information | | | | pecifications | | 10.2 Typical Application | 42 | | | 1 Absolute Maximum Ratings | | 10.3 System Example | | | 7. | 3- | 11 | Power Supply Recommendations | | | 7. | 3 | | 11.1 Power Management | | | 7. | | 12 | | | | 7. | · · · · · · · · · · · · · · · · · · · | | 12.1 Layout Guidelines | | | 7. | | | 12.2 Layout Example | | | 7. | 7 HDMI and DVI TMDS Output Electrical Characteristics | | 12.3 Thermal Considerations | | | 7 | 8 DDC, and I <sup>2</sup> C Electrical Characteristics | 13 | 器件和文档支持 | | | 7. | | | 13.1 相关链接 | | | | 10 HDMI and DVI Main Link Switching | | 13.2 文档支持 | | | | Characteristics | | 13.3 接收文档更新通知 | | | 7. | 11 HPD Switching Characteristics | | 13.4 社区资源 | | | 7. | 12 DDC and I <sup>2</sup> C Switching Characteristics 14 | | 13.5 商标 | | | 7. | 13 Typical Characteristics 15 | | 13.6 静电放电警告 | | | 8 Pa | rameter Measurement Information 15 | | 13.7 Glossary | | | 9 De | etailed Description22 | 14 | 机械、封装和可订购信息 | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Changes from Revision B (April 2016) to Revision C | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------|------| | Recommended Operating Conditions, Changed the CONTROL PINS section | 8 | | Changed the DDC, and PC Electrical Characteristics table | 12 | | Changes from Revision A (December 2015) to Revision B | Page | | <ul> <li>Added "Low-level input voltage at OE" to V<sub>IL</sub> in the Recommended Operating Conditions table</li> </ul> | 8 | | Added OE to V <sub>IH</sub> "High-level input voltage" in the <i>Recommended Operating Conditions table</i> | 8 | | Changed 图 21 | 23 | | • Deleted the VDD_ramp and VCC_ramp MIN values in 表 1 | 24 | | • Changed text "through the I <sup>2</sup> C interface" To: "through the I <sup>2</sup> C access on the DDC interface" in <i>DDC Functional</i> | | | Description | | | • Changed the HDMI and DVI value for 1Ah 表 3 | | | • Added Note to 11–400-kbps in 表 7 | | | • Changed the note in the DEV_FUNC_MODE section of 表 7 | 34 | | C | Added new table note for V <sub>IL</sub> , V <sub>IM</sub> , and V <sub>IH</sub> Changed VSADJ Resistor Value from 7.06k to 6.5K | Page | |---|----------------------------------------------------------------------------------------------------------------------------------|------| | • | Added new table note for V <sub>IL</sub> , V <sub>IM</sub> , and V <sub>IH</sub> | 8 | | • | Changed VSADJ Resistor Value from 7.06k to 6.5K | 9 | | • | Removed AUX column | 45 | ### 5 说明 (续) SNx5DP149 接收器采用40 引脚 RSB 封装,支持空间受限的应用;。 SN65DP149 器件的特性适用于 -40℃ 至 85℃ 的工业运行温度范围。 SN75DP149 器件的特性适用于 0°C 至 85°C 的扩展商业运行温度范围。 ## 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | 1/0 | DESCRIPTION (1) | | | | | |------------------|----------------------------------|-----|------------------------------|--|--|--|--| | SIGNAL NAME NO. | | 1/0 | DESCRIPTION V | | | | | | MAIN LINK INPUT | IAIN LINK INPUT PINS (FAIL SAFE) | | | | | | | | IN_D2p<br>IN_D2n | 1<br>2 | 1 | Channel 2 differential input | | | | | | IN_D1p<br>IN_D1n | 4<br>5 | 1 | Channel 1 differential input | | | | | | IN_D0p<br>IN_D0n | 6<br>7 | I | Channel 0 differential input | | | | | (H) Logic high (pin strapped to VCC through 65-kΩ resistor); (L) logic low (pin strapped to GND through 65-kΩ resistor); (for mid-level, no connect) ## Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION (1) | | |--------------------|---------|-----|--------------------------|--| | SIGNAL NAME | NO. | 1/0 | DESCRIPTION (7) | | | IN_CLKp<br>IN_CLKn | 9<br>10 | I | Clock differential input | | ## Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION (1) | | | |----------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SIGNAL NAME | NO. | 1/0 | | | | | MAIN LINK OUTP | UT PINS (FAIL S | AFE) | | | | | OUT_D2n<br>OUT_D2p | 29<br>30 | 0 | TMDS data 2 differential output | | | | OUT_D1n<br>OUT_D1p | 26<br>27 | 0 | TMDS data 1 differential output | | | | OUT_D0n<br>OUT_D0p | 24<br>25 | 0 | TMDS data 0 differential output | | | | OUT_CLKn<br>OUT_CLKp | 21<br>22 | 0 | TMDS data clock differential output | | | | HOT PLUG DETEC | CT PINS | | | | | | HPD_SRC | 3 | 0 | Hot plug detect output | | | | HPD_SNK | 28 | I (Failsafe) | Hot plug detect input | | | | DDC DATA PINS | | | | | | | SDA_SRC<br>SCL_SRC | 39<br>38 | I/O<br>(Failsafe) | Source side TMDS port bidirectional DDC data line | | | | SDA_SNK<br>SCL_SNK | 33<br>32 | I/O<br>(Failsafe) | Sink side TMDS port bidirectional DDC data lines | | | | CONTROL PINS | | | | | | | OE | 36 | I | Operation enable/reset pin OE = L: Power-down mode OE = H: Normal operation Internal weak pullup: Resets device when transitions from H to L | | | | SLEW_CTL | 34 | I<br>3<br>level <sup>(1)</sup> | Slew rate control when I2C_EN/PIN = Low. SLEW_CTL = H, fastest data rate (default) SLEW_CTL = L, 5-ps slow SLEW_CTL = No Connect, 10-ps slow When I2C_EN/PIN = High Slew rate is controlled through I <sup>2</sup> C[4] | | | | PRE_SEL | 16 | I<br>3<br>level <sup>(1)</sup> | PRE_SEL = L: - 2-dB de-emphasis PRE_SEL = No Connect: 0-dB PRE_SEL = H: Reserved Note: (3 level for pin strap programming, but 2 level when I <sup>2</sup> C[4] address) | | | | EQ_SEL/A0 | 17 | I<br>3<br>level <sup>(1)</sup> | Input Receive Equalization pin strap when I2C_EN/PIN = Low EQ_SEL = L: Fixed EQ at 7.5-dB EQ_SEL = No Connect: Adaptive EQ EQ_SEL = H: Fixed at 14-dB When I2C_EN/PIN = High Address bit 1 Note: (3 level for pin strap programming but 2 level when I <sup>2</sup> C[4] address) | | | | I2C_EN/PIN | 8 | I | I2C_EN/PIN = High; puts device into I <sup>2</sup> C control mode I2C_EN/PIN = Low; puts device into pin strap mode | | | | SCL_CTL | 13 | ı | I <sup>2</sup> C clock signal Note: When I2C_EN/PIN = Low Pin strapping take priority and those functions cannot be changed by I <sup>2</sup> C | | | | SDA_CTL | 14 | I/O | I <sup>2</sup> C data signal Note: When I2C_EN/PIN = Low Pin strapping take priority and those functions cannot be changed by I <sup>2</sup> C | | | | Vsadj | 18 | I | TMDS-compliant voltage swing control nominal resistor to GND | | | | HDMI_SEL/A1 | 23 | HDMI_SEL when I2C_EN/PIN = Low HDMI_SEL = High: Device configured for DVI HDMI_SEL = Low: Device configured for HDMI (Adaptor ID block is readable through I <sup>2</sup> C When I2C_EN/PIN = High Address bit 2 Note: Weak internal pull down | | | | | SUPPLY AND GR | OUND PINS | | | | | | V <sub>CC</sub> | 11, 37 | Р | 3.3-V power supply | | | | $V_{DD}$ | 12, 19, 20, 31,<br>40 | Р | 1.1-V power supply | | | #### Pin Functions (continued) | PIN | | 1/0 | DESCRIPTION (1) | | | |-------------|------------------------|-----|-----------------|--|--| | SIGNAL NAME | NO. | I/O | DESCRIPTION | | | | GND | 15, 35,<br>Thermal Pad | | Ground | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-------------------------------|------------------------------------------------------------------------------------------------------|------|----------------|------| | Supply voltage <sup>(3)</sup> | V <sub>CC</sub> | -0.3 | 4 | V | | Supply voltage (*) | $V_{DD}$ | -0.3 | 1.4 | V | | | Main link input (IN_Dx AC-coupled mode) | | 1.56 | V | | | TMDS outputs ( OUT_Dx) | -0.3 | 4 | V | | Voltage | HPD_SRC, Vsadj, SDA_CTL, SCL_CTL, OE, HDMI_SEL/A1, EQ_SEL/A0, I2C_EN/PIN, SLEW_CTL, SDA_SRC, SCL_SRC | -0.3 | 4 | V | | | HPD_SNK, SDA_SNK, SCL_SNK | -0.3 | 6 | V | | Continuous power diss | Continuous power dissipation | | al Information | | | Storage temperature, | T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | \/ | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | <sup>D)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal. (3) Tested in accordance with JEDEC Standard 22, Test Method A114-B. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------|---------------------------------------------------------|------|-----|------|------| | GENERAL P | ARAMETERS | <u>'</u> | | | | | | V <sub>CC</sub> | 0 1 1 | | 3 | 3.3 | 3.6 | | | $V_{DD}$ | Supply voltage | | 1.00 | 1.1 | 1.27 | V | | T <sub>CASE</sub> | Case temperature for RSB pack | age | | | 93.5 | °C | | _ | 0 ( | SN75DP149 | 0 | | 85 | | | T <sub>A</sub> | Operating free-air temperature | SN65DP149 | -40 | | 85 | °C | | MAIN LINK D | DIFFERENTIAL PINS | | | | | | | V <sub>ID_PP</sub> | Peak-to-peak input differential vo | oltage | 75 | | 1200 | mv | | V <sub>IC</sub> | Input common mode voltage | | 0 | | 2 | V | | C <sub>AC</sub> | AC coupling capacitance | | 75 | 100 | 200 | nF | | d <sub>R</sub> | Data rate | | 0.25 | | 5 | Gbps | | Vsadj | TMDS-compliant swing voltage b | pias resistor | | 6.5 | | kΩ | | CONTROL P | INS | | | | | | | V <sub>I-DC</sub> | DC input voltage | | -0.3 | | 3.6 | V | | v. (1) | Low-level input voltage at OE | | | | 0.8 | V | | V <sub>IL</sub> <sup>(1)</sup> | Low-level input voltage at SLEW_CTL, PRE_SEL, EQ_SEL/A0, SWAP/POL | | | | 0.3 | | | V <sub>IM</sub> <sup>(1)</sup> | No connect input voltage at SLE | W_CTL, PRE_SEL, EQ_SEL/A0, SWAP/POL | 1 | 1.2 | 1.4 | V | | V <sub>IH</sub> <sup>(1)</sup> | High-level input voltage at SLEV | /_CTL, OE <sup>(2)</sup> , PRE_SEL, EQ_SEL/A0, SWAP/POL | 2.6 | | | V | | V <sub>OL</sub> | Low-level output voltage | | | | 0.4 | V | | V <sub>OH</sub> | High-level output voltage | | 2.4 | | | V | | I <sub>IH</sub> | High-level input current | | -30 | | 30 | μA | | I <sub>IL</sub> | Low-level input current | | -10 | | 10 | μA | | I <sub>OS</sub> | Short circuit output current | | -50 | | 50 | mA | | I <sub>OZ</sub> | High impedance output current | | | | 10 | μA | | R <sub>OEPU</sub> | Pullup resistance on OE pin | | 150 | | 250 | kΩ | <sup>(1)</sup> These values are based upon a microcontroller driving the control pins. The pullup/pulldown/floating resistor configuration will set the internal bias to the proper voltage level which will not match the values shown here. #### 7.4 Thermal Information | | | SNx5DP149 | | |----------------------|---------------------------------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RSB (WQFN) | UNIT | | | | 40 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance (High-K board <sup>(2)</sup> ) | 9.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (High-K board (2)) | 23.1 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 3.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-case (bottom) thermal resistance | 3.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> This value is based upon a microcontroller driving the OE pin. A passive reset circuit using an external capacitor and the internal pullup resistor will set OE pin properly, but may have a different value than shown due to internal biasing. <sup>(2)</sup> Test conditions for Ψ<sub>JB</sub> and Ψ<sub>JT</sub> are clarified in TI document Semiconductor and IC Package Thermal Metrics. ## 7.5 Power Supply Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|------| | P <sub>D1</sub> | Device power dissipation (retimer mode) | $\label{eq:objective_problem} \begin{split} \text{OE} &= \text{H, } \overline{\text{HDMI\_SEL}} = \text{L, } \text{V}_{\text{CC}} = 3.3/3.6\text{-V, } \text{V}_{\text{DD}} = \\ 1.1/1.27\text{-V, } \text{VSadj} = 6.5\text{-k}\Omega \\ \text{IN\_Dx: } \text{V}_{\text{ID\_PP}} = 1200\text{-mV, } 3.4\text{-Gbps TMDS pattern} \\ \text{AUX: } \text{V}_{\text{I}} = 3.3\text{-V} \\ \text{I2C\_EN/PIN} = \text{L, } \text{PRE\_SEL} = \text{H, } \text{IN\_EQ\_CTL} = \text{H, } \\ \text{SDA\_CTL/CLK\_CTL} = 0\text{-V} \end{split}$ | | 390 | 510 | mW | | P <sub>D2</sub> | Device power dissipation (redriver mode) | $\label{eq:continuous} \begin{array}{l} \text{OE} = \text{H, } \overline{\text{HDMI\_SEL}} = \text{L, V}_{\text{CC}} = 3.3/3.6\text{-V, V}_{\text{DD}} = \\ \text{1.1/1.27-V, VSadj} = 6.5\text{-k}\Omega \\ \text{IN\_Dx: V}_{\text{ID\_PP}} = 1200\text{-mV, 3.4-Gbps TMDS pattern} \\ \text{AUX: V}_{\text{I}} = 3.3\text{-V} \\ \text{I2C\_EN/PIN} = \text{L, PRE\_SEL} = \text{H, IN\_EQ\_CTL} = \text{H, SDA\_CTL/CLK\_CTL} = 0\text{-V} \\ \end{array}$ | | 225 | 350 | mW | | P <sub>SD1</sub> | Device power with shut down OE = L | OE = L, $V_{CC}$ = 3.3/3.6 V, $V_{DD}$ = 1.1/1.27 V, VSadj = 7.06 kΩ | | 5 | 15 | mW | | I <sub>DD1</sub> | V <sub>DD</sub> Supply current (TMDS 3.4-Gpbs retimer mode) | $\begin{aligned} &OE = H, \ \overline{HDMI\_SEL} = L, \ V_{CC} = 3.3/3.6\text{-V}, \ V_{DD} = \\ &1.1/1.27\text{-V}, \ VSadj = 6.5\text{-k}\Omega \\ &IN\_Dx: \ VID\_PP = 1200\text{-mV}, \ 3.4\text{-Gbps TMDS pattern} \\ &AUX: \ VI = 3.3\text{-V}, \ 100\text{-kHz PRBS} \\ &I2C\_EN/PIN = L, \ PRE\_SEL = H, \ IN\_EQ\_CTL = H, \\ &SDA\_CTL/CLK\_CTL = 0 \ V, \ SLEW\_CTL = H \end{aligned}$ | | 250 | 300 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Supply current (TMDS 3.4-Gpbs retimer mode) | $\label{eq:continuous} \begin{array}{l} \text{OE} = \text{H, } \overline{\text{HDMI\_SEL}} = \text{L, } \text{V}_{\text{CC}} = 3.3/3.6\text{-V, } \text{V}_{\text{DD}} = \\ 1.1/1.27\text{-V, } \text{VSadj} = 6.5\text{-k}\Omega \\ \text{IN\_Dx: } \text{VID\_PP} = 1200\text{-mV, } 3.4\text{-Gbps TMDS pattern} \\ \text{AUX: } \text{VI} = 3.3\text{-V, } 100\text{-kHz PRBS} \\ \text{I2C\_EN/PIN} = \text{L, } \text{PRE\_SEL} = \text{H, } \text{IN\_EQ\_CTL} = \text{H, } \\ \text{SDA\_CTL/CLK\_CTL} = 0 \text{ V, } \text{SLEW\_CTL} = \text{H} \end{array}$ | | 35 | 50 | mA | | I <sub>DD2</sub> | V <sub>DD</sub> Supply current (TMDS 3.4-Gpbs redriver mode) | $\label{eq:continuous} \begin{array}{l} \text{OE} = \text{H, } \overline{\text{HDMI\_SEL}} = \text{L, V}_{\text{CC}} = 3.3/3.6\text{-V, V}_{\text{DD}} = \\ \text{1.1/1.27\text{-V, VSadj}} = 6.5\text{-k}\Omega \\ \text{IN\_Dx: V}_{\text{ID\_PP}} = 1200\text{-mV, 3.4\text{-Gbps TMDS pattern} \\ \text{AUX: VI} = 3.3\text{-V, } 100\text{-kHz PRBS} \\ \text{I2C\_EN/PIN} = \text{L, PRE\_SEL} = \text{H, IN\_EQ\_CTL} = \text{H, } \\ \text{SDA\_CTL/CLK\_CTL} = 0 \text{ V, SLEW\_CTL} = \text{H} \end{array}$ | | 170 | 200 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Supply current (TMDS 3.4-Gpbs redriver mode) | $\label{eq:continuous} \begin{array}{l} \text{OE} = \text{H, } \overline{\text{HDMI\_SEL}} = \text{L, } \text{V}_{\text{CC}} = 3.3/3.6\text{-V, } \text{V}_{\text{DD}} = \\ 1.1/1.27\text{-V, } \text{VSadj} = 6.5\text{-k}\Omega \\ \text{IN\_Dx: } \text{VID\_PP} = 1200\text{-mV, } 3.4\text{-Gbps TMDS pattern} \\ \text{AUX: } \text{VI} = 3.3\text{-V, } 100\text{-kHz PRBS} \\ \text{I2C\_EN/PIN} = \text{L, } \text{PRE\_SEL} = \text{H, } \text{IN\_EQ\_CTL} = \text{H, } \\ \text{SDA\_CTL/CLK\_CTL} = 0 \text{ V, } \text{SLEW\_CTL} = \text{H} \\ \end{array}$ | | 8 | 20 | mA | | I <sub>SD1</sub> | V <sub>DD</sub> Shutdown current | OE = L, $V_{CC}$ = 3.3/3.6-V, $V_{DD}$ = 1.1/1.27-V, $V_{Sadj}$ = 6.5-kΩ | | 3 | 10.5 | mA | | I <sub>SD1</sub> | V <sub>CC</sub> Shutdown current | OE = L, $V_{CC}$ = 3.3/3.6-V, $V_{DD}$ = 1.1/1.27-V, VSadj = 6.5-kΩ | | 2 | 5 | mA | <sup>(1)</sup> The typical rating is simulated at 3.3-V $V_{CC}$ and 1.1-V $V_{DD}$ and at 27°C temperature unless otherwise noted ## 7.6 Differential Input Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------------|------------------------------------------------|------|-----|------|-----------| | D <sub>R_RX_DATA</sub> | Ddata lanes data rate | | 0.25 | | 3.4 | Gbps | | D <sub>R_RX_CLK</sub> | Clock lanes clock rate | | 25 | | 340 | MHz | | t <sub>RX_DUTY</sub> | Input clock duty circle | | 40% | 50% | 60% | | | t <sub>CLK_JIT</sub> | Input clock jitter tolerance | | | | 0.3 | Tbit | | t <sub>DATA_JIT</sub> | Input data jitter tolerance | Test the TTP2, see 图 10 | | | 150 | ps | | T <sub>RX_INTRA</sub> | Input intra-pair skew tolerance | Test at TTP2 when DR = 1.6-Gbps, see 图 10 | 112 | | | ps | | T <sub>RX_INTER</sub> | Input inter-pair skew tolerance | | | | 1.8 | ns | | E <sub>QH(D)</sub> | Fixed EQ gain for data lane IN_D(0,1,2)n/p | EQ_SEL/A0 = H; Fixed EQ gain, test at 3.4-Gbps | | 14 | | dB | | E <sub>QL(D)</sub> | Fixed EQ gain for data lane IN_D(0,1,2)n/p | EQ_SEL/A0 = L; Fixed EQ gain, test at 3.4-Gbps | | 7.5 | | dB | | E <sub>QZ(D)</sub> | Adaptive EQ gain for data lane IN_D(0,1,2)n/p | EQ_SEL/A0 = Z; adaptive EQ | 2 | | 14 | dB | | E <sub>Q(c)</sub> | EQ gain for clock lane IN_CLKn/p | EQ_SEL/A0 = H,L,NC | | 3 | | | | R <sub>INT</sub> | Input differential termination impedance | | 80 | 100 | 120 | Ω | | V <sub>ITERM</sub> | Input termination voltage | OE = H | | 0.7 | | V | | $V_{ID\_PP}$ | Input differential voltage (peak to peak) | Tested at TTP2, check 图 10 | 75 | | 1200 | $mV_{PP}$ | ## 7.7 HDMI and DVI TMDS Output Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------| | | | Data rate $\leq$ 1.65 Gbps; PRE_SEL = NC; SLEW_CTL = H; OE = H; DR = 750 Mbps, VSadj = 7.06 k $\Omega$ | V <sub>CC</sub> – 10 | | V <sub>CC</sub> + 10 | | | V <sub>OH</sub> | Single-ended high level output voltage | 1.65 Gbps < Data rate ≤ 3.4 Gbps;<br>PRE_SEL = NC; SLEW_CTL = H;<br>OE = H; DR = 2.97 Gbps, VSadj =<br>7.06 kΩ | V <sub>CC</sub> – 200 | | V <sub>CC</sub> + 10 | mV | | | | Data rate $\leq$ 1.65 Gbps; PRE_SEL = NC; SLEW_CTL = H; OE = H; DR = 750 Mbps, VSadj = 6.5 k $\Omega$ | V <sub>CC</sub> – 600 | | V <sub>CC</sub> - 400 | | | V <sub>OL</sub> | Single-ended low level output voltage | 1.65-Gbps < Data rate ≤ 3.4-Gbps;<br>PRE_SEL = NC; SLEW_CTL = H;<br>OE = H; DR = 2.97-Gbps, VSadj = $6.5 \text{ k}\Omega$ | V <sub>CC</sub> – 700 | | V <sub>CC</sub> – 400 | mV | | $V_{SWING\_DA}$ | Single-ended output voltage swing on data lane | PRE_SEL = NC; SLEW_CTL = H; OE = H; DR = 270-Mbs/2.97 VSadj = $6.5 \text{ k}\Omega$ | 400 | 500 | 600 | mV | | V <sub>SWING_CLK</sub> | Single-ended output voltage swing on clock lane | Data rate $\leq$ 3.4-Gbps; PRE_SEL = NC; SLEW_CTL = H; OE = H; VSadj = 6.5 k $\Omega$ | 400 | 500 | 600 | mV | | $\Delta V_{SWING}$ | Change in single-end output voltage swing per 100 $\Omega$ $\Delta$ Vsadj | | | 20 | | mV | | $\Delta V_{OCM(SS)}$ | Change in steady state output common mode voltage between logic levels | | -5 | | 5 | mV | | $V_{\text{OD(PP)}}$ | Output differential voltage before pre-<br>emphasis | Vsadj = 7.06 kΩ; PRE_SEL = Z, See $\boxed{8}$ 8 | 800 | | 1200 | mV | | V <sub>OD(SS)</sub> | Steady-state output differential voltage | Vsadj = 7.06 kΩ; PRE_SEL = L, See $\boxed{\$}$ 9 | 600 | | 1050 | mV | | I <sub>LEAK</sub> | Failsafe condition leakage current | $V_{CC}$ = 0 V; $V_{DD}$ = 0-V; output pulled to 3.3 V through 50-Ω resistors | | | 45 | μΑ | | I <sub>OS</sub> | Short circuit current limit | Main link output shorted to GND | | | 50 | mA | | R <sub>TERM</sub> | Source termination resistance for HDMI 2.0 | | 75 | | 150 | Ω | ## 7.8 DDC, and I<sup>2</sup>C Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-----------------------|------| | | SCL/SDA_SNK DC input voltage | | -0.3 | 5.6 | V | | $V_{I-DC}$ | SCL/SDA_CTL, SCL/SDA_SRC DC input voltage | | -0.3 | 3.6 | V | | V <sub>IL</sub> | SCL/SDA_SNK, SCL/SDA_SRC Low level input voltage | | | 0.3 xV <sub>CC</sub> | V | | 12 | SCL/SDA_CTL Low level input voltage | | | 0.3 x V <sub>CC</sub> | V | | | SCL/SDA_SNK high level input voltage | | 3 | | V | | $V_{IH}$ | SCL/SDA_SRC high level input voltage | | 0.7 x V <sub>CC</sub> | | V | | | SCL/SDA_CTL high level input voltage | | 0.7 x V <sub>CC</sub> | | V | | | SCL/SDA_CTL, SCL/SDA_SRC low-level | $I_0 = 3 \text{ mA} \text{ and } V_{CC} > 2\text{-V}$ | | 0.4 | V | | $V_{OL}$ | output voltage | $I_0 = 3 \text{ mA} \text{ and } V_{CC} < 2\text{-V}$ | | 0.2 x V <sub>CC</sub> | V | | f <sub>SCL</sub> | SCL clock frequency fast I2C mode for local I2C control | | | 400 | kHz | | C <sub>bus</sub> | Total capacitive load for each bus line (DDC and local I2C pins) | | | 400 | pF | ### 7.9 HPD Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>IH</sub> | High-level input voltage | HPD_SNK | 2.1 | | | V | | V <sub>IL</sub> | Low-level input voltage | HPD_SNK | | | 8.0 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -50 μA; HPD_SRC | 2.4 | | 3.6 | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 500 μA; HPD_SRC | 0 | | 0.1 | V | | I <sub>LEAK</sub> | Failsafe condition leakage current | VCC = 0 V; V <sub>DD</sub> = 0 V; HPD_SNK = 5 V | | | 40 | μА | | I <sub>H_HPD</sub> | High-level input current | Device powered; V <sub>IH</sub> = 5 V;<br>I <sub>H_HPD</sub> includes R <sub>pdHPD</sub> resistor current | | | 40 | μΑ | | I <sub>L_HPD</sub> | Low-level input current | Device powered; $V_{IL} = 0.8 \text{ V}$ ; $I_{L\_HPD}$ includes $R_{pdHPD}$ resistor current | | | 30 | | | $R_{pdHPD}$ | HPD input termination to GND | V <sub>CC</sub> = 0 V | 150 | 190 | 220 | kΩ | ## 7.10 HDMI and DVI Main Link Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|-----|------|------| | REDRIVER M | ODE | | | | | | | D <sub>R</sub> | Data rate (Automatic Mode) | | 250 | | 1000 | Mbps | | D <sub>R</sub> | Data rate (full redriver mode) | | 250 | | 3400 | Mbps | | t <sub>PLH</sub> | Propagation delay time (low to high) | | 250 | | 600 | ps | | t <sub>PHL</sub> | Propagation delay time (high to low) | | 250 | | 800 | ps | | t <sub>T1</sub> | Transition time (rise and fall time); | SLEW_CTL = H; PRE_SEL = NC; OE = H; DR = 2.97 Gbps | 75 | | | | | t <sub>T2</sub> | measured at 20% and 80% levels for data lanes. TMDS clock meets $t_{\rm T3}$ for all three | SLEW_CTL = L; PRE_SEL = NC; OE = H; DR = 2.97 Gbps | 75 | | | ps | | t <sub>T3</sub> | times. | SLEW_CTL = NC; PRE_SEL = NC; OE<br>= H; DR = 2.97 Gbps; CLK 297MHz | 100 | | | | | t <sub>SK1(T)</sub> | Intra-pair output skew | SLEW_CTL = NC; PRE_SEL = NC; OE<br>= H; DR = 2.97 Gbps; | | | 40 | 20 | | t <sub>SK2(T)</sub> | Inter-pair output skew | SLEW_CTL = NC; PRE_SEL = NC; OE<br>= H; DR = 2.97 Gbps; | | | 100 | ps | | t <sub>JITD1</sub> | Total output data jitter | DR = 2.97 Gbps, HDMI_SEL/A1 = NC,<br>EQ_SEL/A0 = NC; PRE_SEL = NC;<br>SLEW_CTL = H OE = H.<br>See 图 10 at TTP3 | | | 0.2 | Tbit | | t <sub>JITC1</sub> | Total output clock jitter | CLK = 297 MHz | | | 0.25 | Tbit | | RETIMER MO | DDE | | | | , | | | $d_R$ | Data rate (Full retimer mode) | | 0.25 | | 3.4 | Gbps | | $d_R$ | Data rate (Automatic mode) | | 1.0 | | 3.4 | Gbps | | $d_{XVR}$ | Automatic redriver to retimer crossover | Measured with input signal applied from 0 to 200 mVpp | .75 | 1.0 | 1.25 | Gbps | | f <sub>CROSSOVER</sub> | Crossover frequency hysteresis | | | 250 | | MHz | | $P_{LLBW}$ | Data retimer PLL bandwidth | Default loop bandwidth setting | | .4 | 1 | MHz | | t <sub>ACQ</sub> | Input clock frequency detection and retimer acquisition time | | | 180 | | μS | | $I_{\rm JT1}$ | Input clock jitter tolerance | Tested when data rate > 1.0 Gbps | | | 0.3 | Tbit | | t <sub>T1</sub> | Transition time (rise and fall time); | SLEW_CTL = H; PRE_SEL = NC; OE = H; DR = 3.4 Gbps | 75 | | | | | t <sub>T2</sub> | measured at 20% and 80% levels for data lanes. TMDS clock meets $t_{\rm T3}$ for all three | SLEW_CTL = L; PRE_SEL = NC; OE = H; DR = 3.4 Gbps | 75 | | | ps | | t <sub>T3</sub> | times. | SLEW_CTL = NC; PRE_SEL = NC; OE<br>= H; DR = 3.4 Gbps; CLK = 297 MHz | 100 | | | | | t <sub>DCD</sub> | OUT_CLK ± duty cycle | | 40% | 50% | 60% | | | t <sub>SK_INTER</sub> | Inter pair output skew | Default setting for internal inter-pair skew | | | 0.2 | Tch | | t <sub>SK_INTRA</sub> | Inter-pair output skew | adjust, HDMI_SEL/A1 = NC | | | 0.15 | Tbit | | t <sub>JITC1(1.4b)</sub> | Total output clock jitter | CLK = 297 MHz | | | 0.25 | Tbit | ## 7.11 HPD Switching Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------------------------|-------------------------------------------|-----|-----|-----|------| | t <sub>PD(HPD)</sub> | Propagation delay from HPD_SNK to HPD_SRC; rising edge and falling edge | See 图 13; not valid during switching time | | 40 | 120 | ns | | t <sub>T(HPD)</sub> | HPD logical disconnected timeout | See 图 14 | | 2 | | ms | ## 7.12 DDC and I<sup>2</sup>C Switching Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>r</sub> | Rise time of both SDA and SCL signals | Vcc = 3.3-V | | | 300 | ns | | t <sub>f</sub> | Fall time of both SDA and SCL signals | | | | 300 | ns | | t <sub>HIGH</sub> | Pulse duration, SCL high | | 0.6 | | | μS | | $t_{LOW}$ | Pulse duration, SCL low | | 1.3 | | | μS | | t <sub>SU1</sub> | Setup time, SDA to SCL | | 100 | | | ns | | t <sub>ST, STA</sub> | Setup time, SCL to start condition | | 0.6 | | | μS | | t <sub>HD,STA</sub> | Hold time, start condition to SCL | | 0.6 | | | μS | | t <sub>ST,STO</sub> | Setup time, SCL to stop condition | | 0.6 | | | μS | | t <sub>(BUF)</sub> | Bus free time between stop and start condition. | | 1.3 | | | μS | | t <sub>PLH1</sub> | Propagation delay time, low-to-high-level output | Source-to-sink: 100-kbps pattern;<br>Cb(Sink) = 400-pF <sup>(1)</sup> ;<br>See 图 17 | | 360 | | ns | | t <sub>PHL1</sub> | Propagation delay time, high-to-low-level output | | | 230 | | ns | | t <sub>PLH2</sub> | Propagation delay time, low-to-high-level output | Sink to Source: 100-kbps pattern;<br>Cb(Source) = 100-pF <sup>(1)</sup> ;<br>See 图 18 | | 250 | | ns | | t <sub>PHL2</sub> | Propagation delay time, high-to-low-level output | | | 200 | | ns | <sup>(1)</sup> Cb = total capacitance of one bus line in pF. ## 7.13 Typical Characteristics 图 4. TMDS Main Link Test Circuit 图 5. Input and Output Timing Measurements 图 6. HDMI and DVI Sink TMDS Output Skew Measurements 图 7. TMDS Main Link Common Mode Measurements 图 8. Output Differential Waveform 0 dB De-Emphasis - (1) The FR4 trace between TTP1 and TTP2 is designed to emulate 1-8" of FR4, AC coupling cap, connector and another 1-2" of FR4. Trace width – 4 mils. 100-Ω differential impedance. - (2) All jitter is measured at a BER of 10-9. - (3) Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP1. - (4) AVCC = 3.3-V - (5) $RT = 50-\Omega$ - (6) The input signal from parallel bit error rate tester (BERT) does not have any pre-emphasis. Refer to Recommended Operating Conditions. #### 图 10. TMDS Output Jitter Measurement TMDS data eye mask at connector for clock frequency over 165 MHz. 图 11. Input Eye Mask at TTP2 图 12. HPD Test Circuit 图 13. HPD Timing Diagram Number 1 图 14. HPD Logic Disconnect Timeout 图 15. Start and Stop Condition Timing 图 16. SCL and SDA Timing 图 17. DDC Propagation Delay - Source to Sink 图 18. DDC Propagation Delay - Sink to Source ### 9 Detailed Description #### 9.1 Overview The SNx5DP149 device is a Dual Mode[1] DisplayPort retiming level shifter that supports data rates up to 3.4-Gbps for HDMI1.4b. The device takes in AC coupled HDMI/DVI signals and level shifts them to TMDS signals while compensating for loss and jitter through its receiver equalizer and retiming functions. The SNx5DP149 in default configuration should meet most system needs but also provides features that allow the system implementer flexibility in design. Programming can be accomplished through I<sup>2</sup>C[4] or pin strapping. ## 9.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 9.3 Feature Description #### 9.3.1 Reset Implementation When OE is de-asserted, control signal inputs are ignored; the Dual Mode[1] DisplayPort inputs and outputs are high impedance. It is critical to transition the OE input from a low level to a high level after the $V_{CC}$ supply has reached the minimum recommended operating voltage. Achieve this transition by a control signal to the OE input, or by an external capacitor connected between OE and GND. To ensure that the SNx5DP149 device is properly reset, the OE pin must be de-asserted for at least 100- $\mu$ s before being asserted. When OE is toggled in this manner the device is reset. This requires the device to be reprogrammed if it was originally programmed through $I^2C$ for configuration. When implementing the external capacitor, the size of the external capacitor depends on the power-up ramp of the $V_{CC}$ supply, where a slower ramp-up results in a larger value external capacitor. Refer to the latest reference schematic for SNx5DP149; consider approximately 200-nF capacitor as a reasonable first estimate for the size of the external capacitor. Both OE implementations are shown in $\mathbb R$ 19 and $\mathbb R$ 20. 图 19. External Capacitor Controlled OE 图 20. OE Input from Active Controller #### 9.3.2 Operation Timing SNx5DP149 starts to operate after the OE signal goes high (see 图 21, 图 22, and 表 1). Keeping OE low until $V_{DD}$ and $V_{CC}$ become stable avoids any timing requirements as shown in 图 21. 图 21. Power-Up Timing for SNx5DP149 ## Feature Description (接下页) OE De-assert or HPD\_SNK De-assert or Redriver mode #### 图 22. CDR Timing for SNx5DP149 表 1. SNx5DP149 Operation Timing | | | MIN | MAX | UNIT | |-----------------|------------------------------------------------------------------|-----|-----|------| | t <sub>d1</sub> | $V_{DD}/V_{CC}$ stable before $V_{CC}/V_{DD}$ | 0 | 200 | μs | | t <sub>d2</sub> | $V_{\text{DD}}$ and $V_{\text{CC}}$ stable before OE deassertion | 100 | | μs | | t <sub>d3</sub> | CDR active operation after retimer mode initial | | 15 | ms | | t <sub>d4</sub> | CDR turn off time after retimer mode de-assert | | 120 | ns | | VDD_ramp | V <sub>DD</sub> supply ramp-up requirements | | 100 | ms | | VCC_ramp | V <sub>CC</sub> supply ramp-up requirements | | 100 | ms | ### 9.3.3 Input Lane Swap and Polarity Working The SNx5DP149 device incorporates the swap function, which can set the input lanes in swap mode. The IN\_D2 routes to the OUT\_CLK position. The IN\_D1 swaps with IN\_D0. The swap function only changes the input pins; EQ setup follows new mapping. The user needs to control the register 0x09h bit 7 for SWAP enable. Lane swap is operational in both redriver and retimer mode. 表 2. Lane Swap<sup>(1)</sup> | NORMAL OPERATION | SWAP = L OR CSR 0x09h BIT 7 IS 1'b1 | |--------------------------------|-------------------------------------| | $IN\_D2 \rightarrow OUT\_D2$ | $IN\_D2 \rightarrow OUT\_CLK$ | | $IN_D1 \rightarrow OUT_D1$ | $IN_D1 \rightarrow OUT_D0$ | | $IN\_D0 \rightarrow OUT\_D0$ | $IN\_D2 \rightarrow OUT\_D1$ | | $IN\_CLK \rightarrow OUT\_CLK$ | $IN\_CLK \rightarrow OUT\_D2$ | (1) The output lanes never change. Only the input lanes change. See and 图 23. 图 23. SNx5DP149 Swap Function for 40 Pins The SNx5DP149 can also change the polarity of the input signals. Use Register 0x9h bit 6 to swap polarity using $I^2C$ . Polarity swap only works for retimer mode. When the device is in automatic redriver to retimer mode this only works when device is in retimer stage. If set and data rate falls below 1.0-Gbps in this mode the polarity function will be lost. #### 9.3.4 Main Link Inputs Standard Dual Mode[1] DisplayPort terminations are integrated on all inputs with expected AC coupling capacitors on board prior to input pins. External terminations are not required. Each input data channel contains an adaptive or fixed equalizer to compensate for cable or board losses. The voltage at the input pins must be limited below the absolute maximum ratings. The input pins have incorporated failsafe circuits. The input pins can be polarity changed through the local I2C register. #### 9.3.5 Main Link Inputs Debug Tools There are two methods for debugging a system making sure the inputs to the SNx5DP149 are valid. A TMDS error checker is implemented that will increment an error counter per data lane. This allows the system implementer to determine how the link between the source and SNx5DP149 is performing on all three data lanes. See CSR Bit Field Definitions – RX PATTERN VERIFIER CONTROL/STATUS register in 表 10. If a high error count is evident, the SNx5DP149 has the ability to provide the general eye quality. A tool is available that uses the I<sup>2</sup>C[4] link to download data that can be plotted for an eye diagram. This is available per data lane. ## 9.3.6 Receiver Equalizer Equalizers are used to clean up inter-symbol interference (ISI) jitter or loss from the bandwidth-limited board traces or cables. The SNx5DP149 device supports both fixed receiver equalizer (redriver and retimer mode) and adaptive receive equalizer (retimer mode) by setting the EQ\_SEL/A0 pin or through I<sup>2</sup>C using reg0Ah[5]. When the EQ\_SEL/A0 pin is high, the EQ gain is fixed to 14-dB. The EQ gain will be 7.5-dB if the EQ\_SEL/A0 pin is set low. The SNx5DP149 device operates in adaptive equalizer mode when EQ\_SEL/A0 left floating. Using adaptive equalization the gain will be automatically adjusted based on the data rate to compensate for variable trace or cable loss. Using the local I<sup>2</sup>C[4] control, reg0Dh[5:1], the fixed EQ gain can be selected for both data and clock. 图 24. Adaptive EQ Gain Curve #### 9.3.7 Termination Impedance Control For HDMI1.4b[2] when data rate over 2 Gbps, the output performance could be better if the termination value between 150 to $300-\Omega$ which was allowed. For compliance this may not be the best solution so be prepared to utilize no termination. The SNx5DP149 supports two different source termination impedances for HDMI1.4b[2] . This can be adjusted by $I^2C[4]$ ; reg0Bh[4:3] TX\_TERM\_CTL. #### 9.3.8 TMDS Outputs An 1% precision resistor, $6.5\text{-k}\Omega$ , is recommended to be connected from Vsadj pin to ground to allow the differential output swing to comply with TMDS signal levels. The differential output driver provides a typical 10-mA current sink capability when no source term is enabled, which provides a typical 500-mV voltage drop across a $50\text{-}\Omega$ termination resistor. As compliance testing is system dependant this resistor value can be adjusted. 图 25. TMDS Driver and Termination Circuit Referring to $\boxtimes$ 25, if both V<sub>CC</sub> (device supply) and AVCC (sink termination supply) are powered, the TMDS output signals are high impedance when OE = low. The normal operating condition is that both supplies are active. A total of 33-mW of power is consumed by the terminations independent of the OE logical selection. When AVCC is powered on, normal operation (OE controls output impedance) is resumed. When the power source of the device is off and the power source to termination is on, the IO(off) (output leakage current) specification ensures the leakage current is limited 45- $\mu$ A or less. The clock and data lanes $V_{OD}$ can be changed through $I^2C[4]$ (see VSWING\_CLK and VSWING\_DATA in $\frac{1}{8}$ 8 for details). shows the different output voltage based on different Vsadj resistor values. #### 9.3.8.1 Pre-Emphasis/De-Emphasis The SNx5DP149 provides De-emphasis as a way to compensate for the ISI loss between the TMDS outputs and the receiver it is driving. There are two methods to implement this function. When in pin strapping mode the PRE\_SEL pin controls this. The PRE\_SEL pin provides -2-dB, or 0-dB de-emphasis, which allows output signal pre-conditioning to offset interconnect losses from the SNx5DP149 device outputs to a TMDS receiver. TI recommends setting PRE\_SEL at 0 dB while connecting to a receiver through a short PCB route. When pulled to ground with a 65-k $\Omega$ resistor -2-dB can be realized, see $\boxed{\$}$ 9. When using I<sup>2</sup>C, Reg0Ch[1:0] is used to make these adjustments. As there are times true pre-emphasis may be the best solution there are two ways to accomplish this. If pin strapping is being use the best method is to reduce the Vsadj resistor value increasing the $V_{OD}$ and then pulling the PRE\_SEL pin to ground using the 65-k $\Omega$ resistor, see 26. If using I<sup>2</sup>C this can be accomplished using two methods. First is similar to pin strapping by adjusting the Vsadj resistor value and then implementing –2-dB deemphasis. Second method is to set Reg0Ch[7:5] = 011 and the set Reg0Ch[1:0] = 01 which accomplishes the same pre-emphasis setting. See 27. 图 26. Pre-Emphasis Using Pin Strapping Method #### 9.4 Device Functional Modes #### 9.4.1 Retimer Mode Clock and data recovery circuits (CDR) are used to track, sample and retime the equalized data bit streams. The CDRs are designed with loop bandwidth to minimize the amount of jitter transfer from the video source to the TMDS outputs. Input jitter within the CDR's PLL bandwidth, < 1-MHz, will be transferred to the TMDS outputs. Higher frequency jitter above the CDR loop bandwidth is attenuated, providing a jitter cleaning function to reduce the amount of high frequency jitter from the video source. The retimer is automatically activated at pixel clock above approximately 100-MHz when jitter cleaning is needed for robust operation. The retimer operates at about 1.0 to 3.4-Gbps DR supporting HDMI1.4b[3]. At pixel clock frequency below about 100 MHz, the SNx5DP149 automatically bypasses the internal retimer and operates as a redriver. When the video source changes resolution, the internal retimer starts the acquisition process to determine the input clock frequency and acquire lock to the new data bit streams. During the clock frequency detection period and the retimer acquisition period (that last approximately 7-ms), the TMDS drivers can be kept active (default) or programmed to be disabled to avoid sending invalid clock or data to the downstream receiver. #### 9.4.2 Redriver Mode The SNx5DP149 also has a redriver mode that can be enabled through I<sup>2</sup>C[4]; at offset address 0Ah bits 1:0 DEV\_FUNC\_MODE. When in this mode, the CDR and PLL are shut off, thus reducing power. Jitter performance is degraded as the device will now only compensate for ISI loss in the link. In redriver mode HDMI1.4b[3] compliance is not guaranteed as skew compensation and retiming functions are disabled. Excessive random or phase jitter will not be compensated. ### Device Functional Modes (接下页) #### 9.4.3 DDC Functional Description The SNx5DP149 solves sink- or source-level issues by implementing a master/slave control mode for the DDC bus. When the SNx5DP149 detects the start condition on the DDC bus from the SDA\_SRC/SCL\_SRC, it will transfer the data or clock signal to the SDA\_SNK/SCL\_SNK with little propagation delay. When SDA\_SNK detects the feedback from the downstream device, the SNx5DP149 will pull up or pull down the SDA\_SRC bus and deliver the signal to the source. The DDC link defaults to 100 kbps, but can be set to various values including 400 kbps by setting the correct value to address 22h (see $\frac{1}{5}$ 3) through the I<sup>2</sup>C access on the DDC interface. The DDC lines are 5-V tolerant. The HPD\_SRC goes to high impedance when VCC is under low power conditions, < 1.5-V. #### 9.5 Register Maps ### 9.5.1 DP-HDMI Adaptor ID Buffer The SNx5DP149 device includes the DP-HDMI adapter ID buffer for HDMI/DVI adaptor recognition, defined by the VESA DisplayPort <u>Dual-Mode</u> Standard Version 1.1, accessible by standard I<sup>2</sup>C[4] protocols through the DDC interface when the <u>HDMI\_SEL</u>/A1 pin is low. The DP-HDMI adapter buffer and extended DDC register for Type 2 capability is accessed at target addresses 80h (Write) and 81h (Read). The DP-HDMI adapter buffer contains a read-only phrase DP-HDMI ADAPTOR<EOT> converted to ASCII characters, as shown in 表 3, and supports the WRITE command procedures (accessed at target address 80h) to select the subaddress, as recommended in the VESA DisplayPort Interoperability Guideline Adaptor Checklist Version 1.0 section 2.3. 表 3. SNx5DP149 DP-HDMI Adaptor ID Buffer and Extended DDC | Address | Description | Value HDMI | Value DVI | Read or Read/Write | |---------|------------------------------------------------------------|------------|-----------|--------------------| | 00h | | 44h | 00h | | | 01h | | 50h | 00h | | | 02h | | 2Dh | 00h | | | 03h | | 48h | 00h | | | 04h | | 44h | 00h | | | 05h | | 4Dh | 00h | | | 06h | | 49h | 00h | | | 07h | ALID code | 20h | 00h | Dood only | | 08h | HDMI ID code | 41h | 00h | Read only | | 09h | | 44h | 00h | | | 0Ah | | 41h | 00h | | | 0Bh | | 50h | 00h | | | 0Ch | | 54h | 00h | | | 0Dh | | 4Fh | 00h | | | 0Eh | | 52h | 00h | | | 0Fh | | 04h | 00h | | | | Video Adaptor Identifier Bit 2:0 ADAPTOR_REVISION | 0 | 0 | | | 10h | Bit 3 Reserved: but 0 for type 2 | 0 | 0 | Read only | | | Bits 7:4 1010 = Dual mode defined by dual mode[1] standard | 1010 | 0 | | | 11h | IEE_OUI first two hex digits | 08h | 08h | Read only | | 12h | IEE_OUI second two hex digits | 00h | 00h | Read only | | 13h | IEE_OUI third two hex digits | 28h | 28h | Read only | | 14h | | 44h | 44h | | | 15h | | 50h | 50h | | | 16h | Device ID | 31h | 31h | Read only | | 17h | DOVICE ID | 34h | 34h | Read Only | | 18h | | 39h | 39h | | | 19h | | 00h | 00h | | | | Hardware revision | 02h | 02h | | | 1Ah | Bits 7:4 major revision | 00h | 00h | Read only | | | Bits 3:0 minor revision | 02h | 02h | | | 1Bh | Firmware or software major revision | 00h | 00h | Read only | | 1Ch | Firmware or software minor revision | 00h | 00h | Read only | ## Register Maps (接下页) ### 表 3. SNx5DP149 DP-HDMI Adaptor ID Buffer and Extended DDC (接下页) | Address | Description | Value HDMI | Value DVI | Read or<br>Read/Write | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------------------| | 1Dh | Max TMDS clock rate Default value is 88h in HDMI column Note: Value determined by taking clock rate and dividing by 2.5 and converting to HEX. For HDMI2.0 extend as if the clock rate extended instead of its actual method, clock 1/10 DR and not 1/40 DR. | 88h | 42h | Read only | | 1Eh | If I2C_DR_CTL = 0 the value is 0Fh $\rightarrow$ If DDC_AUX_DR_SEL = 0 the value is 0Fh If I2C_DR_CTL = 1 the value is 1Fh $\rightarrow$ If DDC_AUX_DR_SEL = 1 then value is 1Fh If I2C_DR_CTL = 0 the value is 0Fh If I2C_DR_CTL = 1 the value is 1Fh | 0Fh | 0Fh | Read only | | 1Fh | Reserved | 00h | 00h | Write/Read | | 20h | TMDS_OE Bit 0: 0 = TMDS_ENABLED (default) 1 = TMDS_DISABLED Bits 7:1 Reserved | 00h | 00h | Write/Read | | 21h | HDMI Pin Control Bit 0 = CEC_EN Enables connection between the HDMI CEC pin connected to the sink and the CONFIG2 pin to the upstream device + 27-kΩ pullup. 0 = CEC_ DISABLED (default) 1 = CEC_ ENABLED Bits 7:1 = RESERVED | 00h | 00h | Write/Read | | 22h | Writing a bit pattern to this register that is not defined above may result in an unpredictable I <sup>2</sup> C speed selection, but the adaptor must continue to otherwise work normally. Only applicable when using I <sup>2</sup> C-over-AUX transport 01h = 1-Kbps 02h = 5-Kbps 04h = 10-Kbps 08h = 100-kbps 10h = 400-Kbps (RSVD in Dual Mode STND) On read, the dual-mode cable adaptor returns a value to indicate the speed currently in use. The default I2C speed prior to software writing to this register is 100-Kbps. Illegal write value shall write register default (08h). This register sets the DDC output DR whether I <sup>2</sup> C-over-AUX or straight DDC | 08h | 08h | Write/Read | | | Reserved | 00h | 00h | Read | #### 9.5.2 Local I<sup>2</sup>C Interface Overview The SCL\_CTL and SDA\_CTL pins are used for $I^2C$ clock and $I^2C$ data respectively. The SNx5DP149 $I^2C$ interface conforms to the 2-wire serial interface defined by the $I^2C$ Bus Specification, Version 2.1 (January 2000), and supports the fast mode transfer up to 400 kbps. The device address byte is the first byte received following the start condition from the master device. The 7-bit device address for the SNx5DP149 device decides by the combination of EQ\_SEL/A0 and HDMI\_SEL/A1. 表 4 clarifies the SNx5DP149 device target address. ## 表 4. I<sup>2</sup>C Device Address Description | A1/A0 | SNx5DP149 I <sup>2</sup> C Device Address | | | | | | | | | | |-------|-------------------------------------------|---|---|---|---|---|---|---------|-------|--| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (W/R) | ADD | | | 00 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0/1 | BC/BD | | | 01 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0/1 | BA/BB | | | 10 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0/1 | B8/B9 | | | 11 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0/1 | B6/B7 | | #### 9.5.3 I<sup>2</sup>C Control Behavior Follow this procedure to write to the SNx5DP149 device I<sup>2</sup>C registers: - 1. The master initiates a write operation by generating a start condition (S), followed by the SNx5DP149 device 7-bit address and a zero-value W/R bit to indicate a write cycle. - 2. The SNx5DP149 device acknowledges the address cycle by combination of A0 and A1. - 3. The master presents the subaddress (I<sup>2</sup>C register within SNx5DP149 device) to be written, consisting of one byte of data, MSB-first. - 4. The SNx5DP149 device acknowledges the subaddress cycle. - 5. The master presents the first byte of data to be written to the I<sup>2</sup>C register. - 6. The SNx5DP149 device acknowledges the byte transfer. - 7. The master may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the SNx5DP149. - 8. The master terminates the write operation by generating a stop condition (P). Follow this procedure to read the SNx5DP149 I<sup>2</sup>C registers: - 1. The master initiates a write operation by generating a start condition (S), followed by the SNx5DP149 7-bit address and a zero-value W/R bit to indicate a write cycle. - 2. The SNx5DP149 device acknowledges the address cycle by combination of A0 and A1. - The master presents the subaddress (I2C register within SNx5DP159 device) to be read, consisting of one byte of data, MSB-first. - 4. The SNx5DP149 device acknowledges the subaddress cycle. - 5. The master initiates a read operation by generating a start condition (S), followed by the SNx5DP149 7-bit address and a one-value W/R bit to indicate a read cycle. - 6. The SNx5DP159 device acknowledges the address cycle. - 7. The SNx5DP149 device transmit the contents of the memory registers MSB-first starting at the written subaddress. - 8. The SNx5DP149 device will wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I<sup>2</sup>C master acknowledges reception of each data byte transfer. - 9. If an ACK is received, the SNx5DP149 device transmits the next byte of data. - 10. The master terminates the read operation by generating a stop condition (P). 注 No sub-addressing is included for the read procedure, and reads start at register offset 00h and continue byte by byte through the registers until the I<sup>2</sup>C master terminates the read operation. Refer to 表 6 for the SNx5DP149 device local I<sup>2</sup>C register descriptions. Reads from reserved fields return 0s and writes are ignored. ### 9.5.4 I<sup>2</sup>C Control and Status Registers Reads from reserved fields return 0, and writes to read-only reserved registers are ignored. Writes to reserved registers, which are marked with 'W', produce unexpected behavior. All addresses not defined by this specification are considered reserved. Reads from these addresses return 0 and writes will be ignored. #### 9.5.4.1 Bit Access Tag Conventions A table of bit descriptions is typically included for each register description that indicates the bit field name, field description, and the field access tags. The field access tags are described in 表 5. 表 5. Field Access Tags | ACCESS TAG | NAME | DESCRIPTION | |------------|-----------|-------------------------------------------------------------------------------| | R | Read | The field is read by software | | W | Write | The field is written by software | | S | Set | The field is set by a write of one. Writes of 0 to the field have no effect | | С | Clear | The field is cleared by a write of 1. Writes of 0 to the field have no effect | | U | Update | Hardware may autonomously update this field | | NA | No access | Not accessible or not applicable | #### 9.5.4.2 CSR Bit Field Definitions #### 9.5.4.2.1 ID Registers #### 表 6. ID Registers | ADDRESS | BIT | DESCRIPTION | ACCESS | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 00h:07h | 7:0 | DEVICE_ID These fields return a string of ASCII characters "DP149" followed by three space characters. Address 0x00 – 0x07 = {0x44"D", 0x50"P", 0x31"1", 0x34"4", 0x39"9", 0x20, 0x20, 0x20} | R | | 08h | 7:0 | REV _ID. This field identifies the device revision. 0000001 – DP149 revision 1 | R | ### 9.5.4.2.2 Misc Control ## 表 7. Misc Control | ADDRESS | BIT | DEFAULT | DESCRIPTION | ACCESS | |---------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | | 7 | 1'b0 | SWAP_EN: This field enables swapping the input main link lanes 0 - Disable (default) 1 - Enable Note: field is loaded from SWAP/POL pin; Writes ignored when I2C_EN/PIN = 0 | RWU | | | 6 | 1'b0 | LANE_POLARITY: swaps the input data and clock lanes polarity. <b>0 – Disabled: No polarity swap</b> 1 – Swaps the input data and clock lane polarity Note: field is loaded from SWAP/POL pin; Writes ignored when I2C_EN/PIN = 0. This feature is only valid when in retimer mode. | RWU | | | 5:4 | 2'b00 | Reserved | R | | 09h | 3 | 1'b0 | PD_EN <b>0 – Normal working (default)</b> 1 – Forced power-down by I <sup>2</sup> C, lowest power state | RW | | | 2 | 1'b0 | HPD_AUTO_PWRDWN_DISABLE 0 - Automatically enters power down mode based on HPD_SNK (default) 1 - Will not automatically enter power mode based upon HPD_SNK | RW | | | 1:0 | 2'b10 | I2C_DR_CTL. I2C data rate supported for configuring device 00 - 5-kbps 01 - 10-kbps 10 - 100-kbps (default) 11 - 400-kbps (Note: HPD_AUTO_PWRDWN_DISABLE must be set before enabling 400 Kbps mode) | RW | | | 7 | 1'b0 | Application Mode Selection <b>0 – Source (default) - Set the adaptive EQ mid point to between 6.5-dB and 7.5-dB</b> 1 – Sink - Sets the adaptive EQ starting point to between 12-dB and 13-dB | RW | | | 6 | 1'b0 | HPDSNK_GATE_EN: This field sets the functional relationship between HPD_SNK and HPD_SRC. 0 - HPD_SNK passed through to the HPD_SRC (default) 1 - HPD_SNK will not pass through to the HPD_SRC. | RW | | | 5 | 1'b1 | EQ_ADA_EN: this field enables the equalizer working state. 0 - Fixed EQ 1 - Adaptive EQ (default) Writes are ignored when I2C_EN/PIN = 0 | RWU | | 0Ah | 4 | 1'b1 | EQ_EN: this field enables the receiver equalizer. 0 – EQ disabled 1 – EQ enable (default) | RW | | | 3 | 1'b0 | Reserved | RW | | | 2 | 1'b0 | APPLY_RXTX_CHANGES, Self clearing write-only bit. Writing a 1 to this bit will apply new slew, tx_term, twpst1, eqen, eqadapten, swing, eqftc, eqlev settings to the clock and data lanes. Writes to the respective registers do not take immediate effect. This bit does not need to be written if I <sup>2</sup> C configuration occurs while OE or hpd_sink are low, I <sup>2</sup> C power down is active. | W | | | 1:0 | 2'b01 | DEV_FUNC_MODE: This field selects the device working function mode. 00 – Redriver mode across full range 250 Mbps to 3.4-Gbps 01 - Automatic redriver to retimer crossover at 1.0 Gbps (default) 10 - Reserved 11 - Retimer mode across full range 250 Mbps to 3.4-Gbps When changing crossover point, need to toggle PD_EN or toggle external HPD_SNK. | RW | **Mode Selection Definition:** This bit lets the receiver know where the device is located in a system for the purpose of centering the AEQ point. The SNx5DP149 is targeting the source application, so the default value is 0, which will center the EQ at 6.5 to 7.5-dB , see 表 9. If the SNx5DP149 is in a dock or sink application, the value should be changed to a value of 1, which will center the EQ at 12 to 13-dB . #### 9.5.4.2.3 HDMI Control #### 表 8. HDMI Control | ADDRESS | BIT | DEFAULT | DESCRIPTION | ACCESS | |---------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 0Bh | 7:6 | 2'b00 | SLEW_CTL. Slew rate control.2'00 is fastest and 2'b11 is slowest Writes ignored when I2C_EN/PIN = 0 | RWU | | | 5 | 1'b0 | HDMI_SEL: Contro; Writes ignored when I2C_EN/PIN = 0I 0 - HDMI (default) 1 - DVI | RWU | | | 4:3 | 2'b00 | TX_TERM_CTL: Controls termination for HDMI TX<br>00 – No termination<br>$01$ – $150$ to $300$ - $\Omega$<br>10 – Reserved<br>11 - Reserved | RWU | | | 2 | 1'b0 | Reserved | R | | | 1 | 1'b0 | . Reserved | R | | | 0 | 1'b0 | Reserved | R | | | 7:5 | 3'b000 | VSWING_DATA: Data output swing control 000 - Vsadj set 001 - Increase by 7% 010 - Increase by 14% 011 - Increase by 21% 100 - Decrease by 30% 101 - Decrease by 21% 110 - Decrease by 14% 111 - Decrease by 7% | RW | | 0Ch | 4:2 | 3'b000 | VSWING_CLK: Clock Output Swing Control 000 - Vsadj set 001 - Increase by 7% 010 - Increase by 14% 011 - Increase by 21% 100 - Decrease by 30% 101 - Decrease by 21% 110 - Decrease by 14% 111 - Decrease by 14% Note: Default is set by DR, which means standard based swing values but this allows for the swing to be overridden by selecting one of these values | RW | | | 1:0 | 2'b00 | HDMI_TWPST1. HDMI de-emphasis FIR post-cursor-1 signed tap weight. <b>00 – No de-emphasis</b> 01 – 2-dB de-emphasis 10 – Reserved 11 – Reserved | RWU | ## 9.5.4.2.4 Equalization Control Register ## 表 9. Equalization Control Register | ADDRESS | BIT | DEFAULT | DESCRIPTION | ACCESS | |---------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | | 7:6 | 2'b00 | Reserved | RW | | 0Dh | 5:3 | 1'b000 | Data Lane EQ – Sets fixed EQ values HDMI1.4b[2] 000 – 0-dB 001 – 4.5-dB 010 – 6.5-dB 011 – 8.5-dB 100 – 10.5-dB 101 – 12-dB 110 – 14-dB 111 – 16.5-dB | RW | | | 2:1 | 1'b00 | Clock Lane EQ - Sets fixed EQ values HDMI1.4b[2] 00 - 0-dB 01 - 1.5-dB 10 - 3-dB 11 - RSVD | RW | | | 0 | 1'b0 | Reserved | RW | ## 9.5.4.2.5 EyeScan Control Register ## 表 10. EyeScan Control Register | ADDRESS | BITS | DEFAULT | DESCRIPTION | ACCESS | |---------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 0Eh | 7:4 | 4'b0000 | PV_SYNC[3:0]. Pattern timing pulse. This field is updated for 8UI once every cycle of the PRBS generator. 1 bit per lane. | R | | | 3:0 | 4'b0000 | PV_LD[3:0]. Load pattern-verifier controls into RX lanes. When asserted high, the PV_TO, PV_SEL, PV_LEN, PV_CP20, and PV_CP values are enabled into the corresponding RX lane. These values are then latched and held when PV_LD[n] is subsequently de-asserted low. 1 bit per lane. | RWU | | OFF | 7:4 | 4'b0000 | PV_FAIL[3:0]. Pattern verification mismatch detected. 1 bit per lane. | RU | | 0Fh | 3:0 | 4'b0000 | PV_TIP[3:0]. Pattern search/training in progress. 1 bit per lane. | RU | | | 7 | 1'b0 | PV_CP20. Customer pattern length 20 or 16 bits. <b>0 – 16 bits</b> 1 – 20 bits | RW | | | 6 | 1'b0 | Reserved | R | | 10h | 5:3 | 3'b000 | PV_LEN[2:0]. PRBS pattern length 000 - PRBS7 001 - PRBS11 010 - PRBS23 011 - PRBS31 100 - PRBS15 101 - PRBS15 110 - PRBS20 111 - PRBS20 | RW | | | 2:0 | 3'b000 | PV_SEL[24:0]. Pattern select control 000 - Disabled 001 - PRBS 010 - Clock 011 - Custom 1xx - Timing only mode with sync pulse spacing defined by PV_LEN | RW | | 11h | 7:0 | 'h00 | PV_CP[7:0]. Custom pattern data. | RW | | 12h | 7:0 | 'h00 | PV_CP[15:8]. Custom pattern data. | RW | | 12h | 7:4 | 4'b0000 | Reserved | R | | 13h | 3:0 | 4'b0000 | PV_CP[19:16]. Custom pattern data. Used when PV_CP20 = 1'b1. | RW | # 表 10. EyeScan Control Register (接下页) | ADDRESS | BITS | DEFAULT | DESCRIPTION | ACCESS | |---------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 4.41 | 7:3 | 5'b00000 | Reserved | R | | 14h | 2:0 | 3'b000 | PV_THR[2:0]. Pattern-verifier retain threshold. | RW | | | 7 | 1'b0 | DESKEW_CMPLT: Indicates TMDS lane deskew has completed when high | R | | | 6:5 | 2'b00 | Reserved | R | | 15h | 4 | 1'b0 | BERT_CLR. Clear BERT counter (on rising edge). | RSU | | | 3 | 1'b0 | TST_INTQ_CLR. Clear latched interrupt flag. | RSU | | | 2:0 | 3'b000 | TST_SEL[2:0]. Test interrupt source select. | RW | | | 7:4 | 4'b0000 | PV_DP_EN[3:0]. Enabled datapath verified based on DP_TST_SEL, 1 bit per lane. | RW | | | 3 | 1'b0 | Reserved | R | | 16h | 2:0 | 3'b000 | DP_TST_SEL[2:0] Selects pattern reported by BERT_CNT[11:0], TST_INT[0] and TST_INTQ[0]. PV_DP_EN is non-zero 000 - TMDS disparity or data errors 001 - FIFO errors 010 - FIFO overflow errors 011 - FIFO underflow errors 100 - TMDS deskew status 101 - Reserved 110 - Reserved 111 - Reserved | RW | | 470 | 7:4 | 4'b0000 | TST_INTQ[3:0]. Latched interrupt flag. 1 bit per lane | RU | | 17h | 3:0 | 4'b0000 | TST_INT[3:0]. Test interrupt flag. 1 bit per lane. | RU | | 18h | 7:0 | 'h00 | BERT_CNT[7:0]. BERT error count. Lane 0 | RU | | 10h | 7:4 | 4'b0000 | Reserved | R | | 19h | 3:0 | 4'b0000 | BERT_CNT[11:8]. BERT error count. Lane 0 | RU | | 1Ah | 7:0 | 'h00 | BERT_CNT[19:12]. BERT error count. Lane 1 | RU | | 4Db | 7:4 | 4'b0000 | Reserved | R | | 1Bh | 3:0 | 4'b0000 | BERT_CNT[23:20]. BERT error count. Lane 1 | RU | | 1Ch | 7:0 | 'h00 | BERT_CNT[31:24]. BERT error count. Lane 2 | RU | | 1Db | 7:4 | 4'b0000 | Reserved | R | | 1Dh | 3:0 | 4'b0000 | BERT_CNT[35:32]. BERT error count. Lane 2 | RU | | 1Eh | 7:0 | 'h00 | BERT_CNT[19:12]. BERT error count. Lane 3 | RU | | 1Fh | 7:4 | 4'b0000 | Reserved | R | | IFN | 3:0 | 'h00 | BERT_CNT[23:20]. BERT error count. Lane 3 | RU | | | 7 | 1'b0 | Power Down Status Bit 0 – Normal Operation 1 – Device in Power Down Mode | R | | 20h | 6 | 1'b0 | Standby Status Bit 0 – Normal Operation 1 – Device in Standby Mode | R | | | 5:0 | 6'b000000 | Reserved | R | ## 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information #### 10.1.1 Use Case of SNx5DP149 SNx5DP149 can be used on the motherboard and dongle applications. The following use case diagrams show the connection of DDC between source side and sink side. The control pin pull up and pull down resistors are shown from reference. If a high is needed only use the pull up. If a low is needed only use the pull down. If mid level is to be selected do not use either resistors and leave the pin floating/No connect. The 6.5-K $\Omega$ Vsadj resistor value shown is explained further in the compliance section. ₹ 28 shows the original connection of SNx5DP149 on motherboard through the DDC channel. The DDC DR default is 100-kHz and is capable to adjust to 400-kHz. ## Application Information (接下页) Copyright © 2016, Texas Instruments Incorporated 图 28. Implementation for Motherboard ## Application Information (接下页) shows the SNx5DP149 in the dongle application. It uses the unified structure on DisplayPort connector. ## 10.1.2 DDC Pullup Resistors 注 This section is for information only and subject to change depending upon system implementation. ## Application Information (接下页) The pullup resistor value is determined by two requirements: 1. The maximum sink current of the I<sup>2</sup>C buffer: The maximum sink current is 3-mA or slightly higher for an I<sup>2</sup>C driver supporting standard-mode I<sup>2</sup>C[4] operation. $$R_{up(min)} = \frac{VCC}{Isink} \tag{1}$$ 2. The maximum transition time on the bus: The maximum transition time, T, of an $I^2C$ bus is set by an RC time constant, where R is the pullup resistor value, and C is the total load capacitance. The parameter, k, can be calculated from 公式 3 by solving for t, the times at which certain voltage thresholds are reached. Different input threshold combinations introduce different values of t. 表 11 summarizes the possible values of k under different threshold combinations. $$T = k \times RC \tag{2}$$ $$V(t) = VCC \times \left(1 - e^{\frac{-t}{RC}}\right)$$ (3) ## 表 11. Value k Upon Different Input Threshold Voltages | $V_{th-}V_{th+}$ | 0.7 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 0.6 V <sub>CC</sub> | 0.55 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 0.45 V <sub>CC</sub> | 0.4 V <sub>CC</sub> | 0.35 V <sub>CC</sub> | 0.3 V <sub>CC</sub> | |------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------| | 0.1 VCC | 1.0986 | 0.9445 | 0.8109 | 0.6931 | 0.5878 | 0.4925 | 0.4055 | 0.3254 | 0.2513 | | 0.15 VCC | 1.0415 | 0.8873 | 0.7538 | 0.6360 | 0.5306 | 0.4353 | 0.3483 | 0.2683 | 0.1942 | | 0.2 VCC | 0.9808 | 0.8267 | 0.6931 | 0.5754 | 0.4700 | 0.3747 | 0.2877 | 0.2076 | 0.1335 | | 0.25 VCC | 0.9163 | 0.7621 | 0.6286 | 0.5108 | 0.4055 | 0.3102 | 0.2231 | 0.1431 | 0.0690 | | 0.3 VCC | 0.8473 | 0.6931 | 0.5596 | 0.4418 | 0.3365 | 0.2412 | 0.1542 | 0.0741 | | From $\Delta \vec{x}$ 1, $R_{up(min)}$ = 5.5-V / 3-mA = 1.83-k $\Omega$ to operate the bus under a 5-V pullup voltage and provide less than 3-mA when the $I^2C$ device is driving the bus to a low state. If a higher sink current, for example 4 mA, is allowed, $R_{up(min)}$ can be as low as 1.375-k $\Omega$ . If DDC is working at a standard mode of 100-Kbps, the maximum transition time, T, is fixed, 1 $\mu$ s, and using the k values from $\frac{1}{8}$ 11, the recommended maximum total resistance of the pullup resistors on an I<sup>2</sup>C bus can be calculated for different system setups. If DDC is working in a fast mode of 400-kbps, the transition time should be set at 300 ns, according to I<sup>2</sup>C[4] specification. To support the maximum load capacitance specified in the HDMI specification, $C_{\text{cable(max)}} = 700\text{-pF}$ , $C_{\text{source}} = 50\text{-pF}$ , $C_{\text{i}} = 50\text{-pF}$ , and $R_{\text{(max)}}$ can be calculated as shown in $\frac{1}{5}$ 12. ### 表 12. Pullup Resistor Upon Different Threshold Voltages and 800-pF Loads | $V_{th-}V_{th+}$ | 0.7 V <sub>CC</sub> | 0.65 V <sub>CC</sub> | 0.6 V <sub>CC</sub> | 0.55 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 0.45 V <sub>CC</sub> | 0.4 V <sub>CC</sub> | 0.35 V <sub>CC</sub> | 0.3 V <sub>CC</sub> | UNIT | |------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|---------------------|------| | 0.1 VCC | 1.14 | 1.32 | 1.54 | 1.8 | 2.13 | 2.54 | 3.08 | 3.84 | 4.97 | kΩ | | 0.15 VCC | 1.2 | 1.41 | 1.66 | 1.97 | 2.36 | 2.87 | 3.59 | 4.66 | 6.44 | kΩ | | 0.2 VCC | 1.27 | 1.51 | 1.8 | 2.17 | 2.66 | 3.34 | 4.35 | 6.02 | 9.36 | kΩ | | 0.25 VCC | 1.36 | 1.64 | 1.99 | 2.45 | 3.08 | 4.03 | 5.6 | 8.74 | 18.12 | kΩ | | 0.3 VCC | 1.48 | 1.8 | 2.23 | 2.83 | 3.72 | 5.18 | 8.11 | 16.87 | _ | kΩ | To accommodate the 3-mA drive current specification, a narrower threshold voltage range is required to support a maximum 800-pF load capacitance for a standard-mode I<sup>2</sup>C bus. ### 10.2 Typical Application Copyright © 2016, Texas Instruments Incorporated 图 29. Implementation for Motherboard Schematic ### 10.2.1 Design Requirements The SNx5DP149 can be designed into many types of applications. All applications have certain requirements for the system to work properly. Two voltage rails are required to support the lowest possible power consumption. The OE pin must have a 0.1- $\mu$ F capacitor to ground. This pin can be driven by a processor but the pin needs to change states after voltage rails have stabilized. Configure the device by using I²C. Pin strapping is provided as I²C is not available in all cases. Because sources may have different naming conventions, confirm the link between the source and the SNx5DP149 is correctly mapped. A swap function is provided for the input pins in case signaling is reversed between the source and the device. For the control pins the values provided below are when they are being controlled by a micro-controller. If this is not the case then using the 65-k $\Omega$ for a pull up for high, pulled down for low, and left floating for mid level. | 表 13. Design Parameters | |-------------------------| |-------------------------| | DESIGN PARAMETER | VALUE | |-----------------------------------|------------------------------------------------| | V <sub>CC</sub> | 3.3 V | | $V_{DD}$ | 1.1 V | | Main link input voltage | $V_{ID} = 75 \text{ mVpp to } 1.2 \text{ Vpp}$ | | Control pin Low | 65-kΩ pulled to GND | | Control pin Mid | No Connect | | Control pin High | 65-kΩ pulled to 3.3-V | | Vsadj resistor | 7.06-kΩ | | Main link AC decoupling capacitor | 75 to 200 nF, recommend 100 nF | ### 10.2.2 Detailed Design Procedure The SNx5DP149 is a signal conditioner that provides AC coupling to DC coupling level shifting, to support Dual Mode DisplayPort-capable GPUs or GPUs with AC-coupled drive capability to support HDMI or DVI connectors and compliance. Signal conditioning is accomplished using receive equalization, retiming, and output driver configurability. The transmitter drives 2 to 3 inches of board trace and connector. Designing in the SNx5DP149 requires the following: - Determine the loss profile between the GPU and the HDMI/DVI connector. - Based upon the loss profile and signal swing, determine the optimal location for the SNx5DP149, to pass electrical compliance. - Use the typical application drawings in Use Case of SNx5DP149 for information on using the AC coupling capacitors and control pin resistors. - The DP149 has a receiver adaptive equalizer by default but can also be configured for fixed value equalization using the EQ\_SEL control pin. - Set the VOD, pre-emphasis, termination, and edge rate levels to support compliance by using the appropriate Vsadj resistor value and by setting the PRE\_SEL and SLEW\_CTL control pins. - The thermal pad must be connected to ground. - See the schematics in *Application Information* on recommended decouple capacitors from VCC pins to ground. #### 10.2.3 Application Curves #### 10.3 System Example ### 10.3.1 Compliance Testing Compliance testing is very system design specific. Properly designing the system and configuring the SNx5DP149 can help pass transmitter compliance for the system. The following information is the starting point to help prepare for compliance test. As each system is different there are many features in the DP149 to help tune the circuit. These include $V_{\text{OD}}$ adjust by changing the Vsadj resistor value or using $I^2C$ . Other knobs to turn are pre/de-emphasis and slew rate control. Passing HDMI1.4b compliance is easier to accomplish when using $I^2C$ as this provides more fine tuning capability. #### For the SNx5DP149RSB: ``` Pin Strapping HDMI1.4b Vsadj Resistor = 6.5 \text{ k}\Omega PRE_SEL = L for -2 \text{ dB} SLEW_CTL = NC I<sup>2</sup>C HDMI1.4b Vsadj Resistor = 6.5 \text{ k}\Omega VSWING_DATA & VSWING_CLK to -7\% = Reg0Ch[7:2] = 111111 PRE_SEL = Reg0Ch[1:0] = 00: (Labeled HDMI_TWPST) TX_TERM_CTL: Reg0Bh[4:3] • <2 Gbps = 00 for no termination (This may be best value for all HDMI1.4b) • >2 Gbps and < 3.4 \text{ Gbps} = 01 for 150 to 300 \Omega SLEW CTL = Reg0Bh[7:6] = 10 ``` ## 11 Power Supply Recommendations #### 11.1 Power Management To minimize the power consumption of customer application, SNx5DP149 uses dual power supply. $V_{CC}$ is 3.3-V with 10% range to support the I/O voltage. The $V_{DD}$ is 1.00-V to 1.27-V range to supply the internal digital control circuit. SNx5DP149 operates in two different working states. See $\frac{1}{8}$ 15 for conditions for each mode. When OE is deasserted and then reasserted the device will rest to its default configurations. If different configurations were programmed using I<sup>2</sup>C then the device will have to be reprogrammed. - Power-down mode: - OE = Low puts the device into its lowest power state by shutting down all function blocks - When OE is re-asserted the transitions from L → H will create a reset and if the device is programmed through I<sup>2</sup>C it will have to be reprogrammed. - OE = High, HPD\_SNK = Low - Writing a 1 to register 09h[3] - Normal operation: Working in redriver or retimer - · When HPD asserts, the device CDR and output will enable based on the signal detector circuit result - HPD\_SRC = HPD\_SNK in all conditions. The HPD channel operational when V<sub>CC</sub> over 3-V. | | | | 20 17 | . Control Logi | o ana moac | or operat | .0 | | | |-----------------------|----|----------------------|---------|----------------|--------------------|-------------------|----------|---------------------------|-------------------------------------------------------| | INPUTS <sup>(*)</sup> | 1) | | | | STATUS | | | | | | HPD_SNK | OE | Mode of<br>Operation | HPD_SRC | IN_Dx | SDA_CTL<br>SCL_CTL | OUT_Dx<br>OUT_CLK | DDC | AUX_SRC±<br>(48 PIN ONLY) | MODE | | Н | L | X | Н | High-Z | Disabled | High-Z | Disabled | Disable | Power-down mode | | L | Н | x | L | High-Z | Active | High-Z | Disabled | Disable | Power-down mode | | Н | Н | Х | Н | High-Z | Active | High-Z | Disabled | Disable | Power-down<br>mode when a one<br>is written to 09h[3] | | Н | Н | Redriver | Н | RX active | Active | TX active | Active | Active | Normal operation | | Н | Н | Retimer | Н | RX active | Active | TX active | Active | Active | Normal operation | 表 14. Control Logic and Mode of Operation TMDS output termination control impacts the operating power. #### 表 15. Control Logic and Mode of Operation | INPUTS <sup>(1)</sup> | | | | STATUS | | | | | |-----------------------|----|-------------------|---------|-----------|--------------------|-------------------|----------|-------------------------------------------------------| | HPD_SNK | OE | Mode of Operation | HPD_SRC | IN_Dx | SDA_CTL<br>SCL_CTL | OUT_Dx<br>OUT_CLK | DDC | MODE | | Н | L | X | Н | High-Z | Disabled | High-Z | Disabled | Power-down mode | | L | Н | X | L | High-Z | Active | High-Z | Disabled | Power-down mode | | Н | Н | Х | н | High-Z | Active | High-Z | Disabled | Power-down mode<br>when a one is written<br>to 09h[3] | | Н | Н | Redriver | Н | RX active | Active | TX active | Active | Normal operation | | Н | Н | Retimer | Н | RX active | Active | TX active | Active | Normal operation | <sup>(1)</sup> L = LOW. H = HIGH TMDS output termination control impacts the operating power. ### 12 Layout #### 12.1 Layout Guidelines TI recommends to use at a minimum a four layer stack up to accomplish a low-EMI PCB design. TI recommends six layers because the SNx5DP149 is a two voltage rail device. Routing the high-speed input DisplayPort traces and TMDS output traces on the top layer avoids the use of vias (and their discontinuities) and allows for clean interconnects from the HDMI connectors to the repeater <sup>(1)</sup> L = LOW, H = HIGH ## Layout Guidelines (接下页) inputs and from the repeater output to the subsequent receiver circuit. It is important to match the electrical length of these high speed traces to minimize both inter-pair and intra-pair skew. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. - If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the highfrequency bypass capacitance significantly. - The control pin pullup and pulldown resistors are shown in application section for reference. If a high is needed only use the pull up. If a low is needed only use the pull down. If mid level is to be selected do not use either resistors and leave the pin floating/No connect. 图 32. Recommended 4- or 6-Layer Stack for a Receiver PCB Design #### 12.2 Layout Example 图 33. Layout Example for the DP149RSB #### 12.3 Thermal Considerations On a high-K board: TI recommends to solder the PowerPAD<sup>TM</sup> onto the thermal land. A thermal land is the area of solder-tinned-copper underneath the PowerPAD package. On a high-K board, the SNx5DP149 device can operate over the full temperature range by soldering the PowerPAD onto the thermal land without vias. On a low-K board: For the device to operate across the temperature range on a low-K board, a 1-oz Cu trace connecting the GND pins to the thermal land must be used. A simulation shows $R_{\theta JA} = 100.84$ °C/W allowing 545-mW power dissipation at 70°C ambient temperature. A general PCB design guide for PowerPAD packages is provided in *PowerPAD Thermally Enhanced Package*, SLMA002. ### 13 器件和文档支持 #### 13.1 相关链接 下面的表格列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。 #### 相关链接 (接下页) #### 表 16. 相关链接 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具和软件 | 支持和社区 | |-----------|-------|-------|-------|-------|-------| | SN65DP149 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | SN75DP149 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | ## 13.2 文档支持 #### 13.2.1 相关文档 本节标识的文档均在本数据表中引用。为简化文本,数据表中的大多数参考文献均使用方括号 [文档标签] 标识的文本,而不使用完整的文档标题。 - (1) [双模] VESA DisplayPort 双模标准版本 1.1, 2013 年 2 月 8 日 - (2) [HDMI1.4b] 高清多媒体接口规范版本 1.4b, 2011 年 10 月 - (3) [HDMI2.0] 高清多媒体接口规范版本 2.0a, 2015 年 3 月 - (4) [I<sup>2</sup>C] I<sup>2</sup>C 总线规范版本 2.1, 2000 年 1 月 - (5) [HDMI1.4b CTS] 高清多媒体接口 CTS 版本 1.4b, 2011 年 10 月 - (6) [HDMI2.0 CTS] 高清多媒体接口 CTS 版本 2.0k, 2015 年 6 月 #### 13.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。 #### 13.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.5 商标 PowerPAD, E2E are trademarks of Texas Instruments. DisplayPort is a trademark of VESA. All other trademarks are the property of their respective owners. #### 13.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 13.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 14 机械、封装和可订购信息 以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。 ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN65DP149RSBR | ACTIVE | WQFN | RSB | 40 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | DP149 | Samples | | SN65DP149RSBT | ACTIVE | WQFN | RSB | 40 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | DP149 | Samples | | SN75DP149RSBR | ACTIVE | WQFN | RSB | 40 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | 75DP149 | Samples | | SN75DP149RSBT | ACTIVE | WQFN | RSB | 40 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | 75DP149 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2020 ## TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All dimensions are nominal | | | | | | | | | | | | | |----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | SN65DP149RSBR | WQFN | RSB | 40 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | SN65DP149RSBT | WQFN | RSB | 40 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | SN75DP149RSBR | WQFN | RSB | 40 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | SN75DP149RSBT | WQFN | RSB | 40 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 9-Jun-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN65DP149RSBR | WQFN | RSB | 40 | 3000 | 367.0 | 367.0 | 35.0 | | SN65DP149RSBT | WQFN | RSB | 40 | 250 | 210.0 | 185.0 | 35.0 | | SN75DP149RSBR | WQFN | RSB | 40 | 3000 | 367.0 | 367.0 | 35.0 | | SN75DP149RSBT | WQFN | RSB | 40 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5 mm, 0.4 mm pitch Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司