ADC12D1620QML-SP ZHCSGI8-APRIL 2017 # ADC12D1620QML-SP 12 位单通道或双通道 3200 或 1600MSPS 射频采样 ## 模数转换器 (ADC) #### 1 特性 - 电离辐射总剂量 (TID) 达 300krad(Si) - 经测试符合单粒子功能中断 (SEFI) 标准 - 单粒子闩锁 (SEL) > 120MeV-cm<sup>2</sup>/mg - 能够进行冷备份 - -55°C 至 +125°C 的宽温度范围 - 功耗 = 3.8W 或 2.7W(1600 或 800MHz 时钟频率) - 3dB 输入带宽 = 3GHz - 当 f<sub>CLK</sub> ≤ 800MHz 时,低采样节能模式 (LSPSM) 可降低功耗并提高性能 - 用于多芯片系统的自动同步功能 - 用于捕获外部触发器的时间戳功能 - 用于系统调试的输出测试信号 - 1:1 非多路信号分离或 1:2 或 1:4 并行多路信号分 离 LVDS 输出 - 1.9V 单电源 #### 2 应用 - 直接降频转换 - 卫星宽带通信 - 合成孔径雷达和激光雷达 #### 3 说明 ADC12D1620QML 器件使用经重新设计的封装,与ADC12D1600QML 相比,可实现更佳的 ENOB、SNR和串扰性能。与其前代产品相同,ADC12D1620QML也是一款低功耗、高性能 CMOS 模数转换器 (ADC),在交错模式下以 12 位的分辨率和高达 3.2GSPS 的采样率对信号进行数字化。对于高达 1.6GSPS 的采样率,它还可以用作双通道 ADC。对于低于 800MHz 的采样率,该器件提供了可以将功耗降低至低于每通道1.4W(典型值)的低采样节能模式 (LSPSM)。ADC可以支持低至 200MSPS 的转换速率。 #### 器件信息(1) | 期门目心 | | | | | | | | | |-----------------|---------------|------------|--|--|--|--|--|--| | 器件型号 | 等级 | 封装 | | | | | | | | ADC12D1620CCMLS | 飞行 300krad | CCGA (376) | | | | | | | | ADC12D1620CCMPR | 飞行前的工程原型 | CCGA (376) | | | | | | | | ADC10D1000DAISY | 菊链, 机械采样, 无裸片 | CCGA (376) | | | | | | | | ADC12D1620LGMLS | 飞行 300krad | CLGA (256) | | | | | | | | ADC12D1620LGMPR | 飞行前的工程原型 | CLGA (256) | | | | | | | | ADC10D1000LDAZ | 菊链, 机械采样, 无裸片 | CLGA (256) | | | | | | | (1) 要了解所有可用封装,请参阅数据表末尾的可订购封装附录 (POA)。 #### 功能框图 Copyright © 2017, Texas Instruments Incorporated ZHCSGI8 - APRIL 2017 ## 目录 | 1 | 特性 1 | | 6.18 Timing Diagrams | 27 | |---|--------------------------------------------------------------------------|-----|------------------------------------|------------| | 2 | 应用 1 | | 6.19 Typical Characteristics | 32 | | 3 | 说明 1 | 7 | Detailed Description | 37 | | 4 | 修订历史记录 2 | | 7.1 Overview | 37 | | 5 | Pin Configuration and Functions | | 7.2 Functional Block Diagram | 37 | | 6 | Specifications | | 7.3 Feature Description | 38 | | U | 6.1 Absolute Maximum Ratings | | 7.4 Device Functional Modes | 46 | | | 6.2 ESD Ratings | | 7.5 Programming | 47 | | | 6.3 Recommended Operating Conditions | | 7.6 Register Maps | 52 | | | 6.4 Thermal Information | 8 | Application and Implementation | <b>5</b> 9 | | | 6.5 Converter Electrical Characteristics: Static Converter | | 8.1 Application Information | 59 | | | Characteristics | | 8.2 Radiation Environments | 66 | | | 6.6 Converter Electrical Characteristics: Dynamic | | 8.3 Cold Sparing | 66 | | | Converter Characteristics | 9 | Power Supply Recommendations | | | | 6.7 Converter Electrical Characteristics: Analog | | 9.1 System Power-On Considerations | | | | Input/Output and Reference Characteristics 17 | 10 | Layout | | | | 6.8 Converter Electrical Characteristic: Channel-to- | | 10.1 Layout Guidelines | | | | Channel Characteristics | | 10.2 Layout Example | | | | 6.9 Converter Electrical Characteristics: LVDS CLK Input Characteristics | | 10.3 Thermal Considerations | | | | 6.10 Electrical Characteristics: AutoSync Feature 19 | | 10.4 Board Mounting Recommendation | | | | 6.11 Converter Electrical Characteristics: Digital Control | 11 | 器件和文档支持 | | | | and Output Pin Characteristics | • • | 11.1 器件支持 | | | | 6.12 Converter Electrical Characteristics: Power Supply | | 11.2 接收文档更新通知 | | | | Characteristics21 | | 11.3 社区资源 | | | | 6.13 Converter Electrical Characteristics: AC Electrical | | 11.4 商标 | | | | Characteristics | | 11.5 静电放电警告 | | | | 6.14 Electrical Characteristics: Delta Parameters 24 | | 11.6 Glossary | | | | 6.15 Timing Requirements: Serial Port Interface 25 | 12 | 机械、封装和可订购信息 | | | | 6.16 Timing Requirements: Calibration | 12 | 12.1 工程样片 | | | | 6.17 Quality Conformance Inspection | | 12.1 工作工厂 | // | ## 4 修订历史记录 | 日期 | 修订版本 | 说明 | |------------|------|-------| | 2017 年 4 月 | * | 初始发行版 | #### 5 Pin Configuration and Functions The center ground pins are for thermal dissipation and must be soldered to a ground plane to ensure rated performance. See *Layout Guidelines* for more information. #### NAA Package 376-Pin CCGA and CLGA Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10p<br>10 | view<br>11 | 12 | , | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |---|---------------|---------------|-------------|-------------|----------|------------|------------|-------|-------|-----------|------------|-------|-----|--------|-------|-------|--------|--------|---------|--------|--------|---| | | • | _ | <u> </u> | - | | | • | | | ., | | | _ | .0 | | | | | <br>I | <br>I | | | | Α | GND | V_A | SDO | TPM | NDM | V_A | GND | V_E | GND_E | DId0+ | V_DR | DId | 3+ | GND_DR | DId6+ | V_DR | DId9+ | GND_DR | DId 11+ | DId11- | GND_DR | Α | | В | Vbg | GND | ECEb | SDI | CalRun | V_A | GND | GND_E | V_E | DId0- | DId2+ | DId | 3- | DId5+ | DId6- | Dld8+ | DId9- | DId10+ | D10+ | DI1+ | DI1- | В | | С | Rtrim+ | Vcmo | Rext+ | SCSb | SCLK | GND | <b>V_A</b> | V_E | GND_E | DId1+ | DId2- | DId | 4+ | DId5- | DId7+ | DId8- | DId10- | D10- | V_DR | D12+ | D12- | С | | D | V_A | Rtrim- | Rext- | GND | GND | CAL | Vbiasl | V_A | V_A | DId1- | V_DR | DId | 4- | GND_DR | DId7- | V_DR | GND_DR | V_DR | DI3+ | DI4+ | D14- | D | | E | V_A | Tdiode+ | RSV1 | GND | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | | GND_DR | DI3- | DI5+ | D15- | E | | F | V_A | GND_TC | T diode- | RSV2 | AA | | GND | GND | GND ( | GND G | SND ( | GND | GNI | D GNI | D GNE | GND | | GND_DR | DI6+ | D16- | GND_DR | F | | G | <b>V_TC</b> | GND_TC | <b>V_TC</b> | <b>V_TC</b> | АВ | GND | GND | GND | GND ( | SND G | GND ( | GND | GNI | D GNI | O GNE | GND | | DI7+ | D17- | D18+ | D18- | G | | н | VinI+ | <b>V_TC</b> | GND_TC | V_A | AC | GND | GND | GND | GND ( | SND G | GND ( | GND | GNI | D GNI | O GNE | GND | | D19+ | D19- | DI10+ | DI10- | н | | J | Vinl- | GND_TC | V_TC | Vbiasl | AD | GND | GND | GND | GND ( | SND G | SND ( | GND | GNI | D GNI | O GNE | GND | | V_DR | DI11+ | DI11- | V_DR | J | | ĸ | GND | Vbiasl | <b>V_TC</b> | GND_TC | AE | GND | GND | GND | GND ( | GND G | SND ( | GND | GNI | D GNI | O GNE | GND | | ORI+ | ORI- | DCLKI+ | DCLKI- | K | | L | GND | VbiasQ | V_TC | GND_TC | AF<br>AG | GND | GND | | + | + | + | GND | GNI | + | + | + | | ORQ+ | ORQ- | DCLKQ+ | DCLKQ- | L | | M | VinQ- | GND_TC | <b>V_TC</b> | VbiasQ | AH | GND | GND | | + | _ | | GND | GNI | + | | | | GND_DR | DQ 11+ | DQ 11- | GND_DR | М | | N | VinQ+ | <b>V_TC</b> | GND_TC | V_A | AJ | GND | GND | | + | _ | | GND | GNI | + | | | | DQ9+ | DQ9- | DQ 10+ | DQ10- | N | | Р | v_ <b>T</b> C | GND_TC | <b>V_TC</b> | <b>V_TC</b> | AK | GND | GND | GND | GND ( | SND G | GND ( | GND | GNI | D GNI | O GNE | GND | | DQ7+ | DQ7- | DQ8+ | DQ8- | P | | R | V_A | GND_TC | <b>V_TC</b> | <b>V_TC</b> | AL | GND | GND | GND | GND ( | SND G | SND | GND | GNI | D GNI | D GNE | GND | | V_DR | DQ6+ | DQ6- | V_DR | R | | Т | V_A | GND_TC | GND_TC | GND | | | | | | | | | | | | | | V_DR | DQ3- | DQ5+ | DQ5- | Т | | U | GND_TC | CLK+ | PDI | GND | GND | RCOut1- | VbiasQ | V_A | V_A | DQd1- | V_DR | DQd | 14- | GND_DR | DQd7- | V_DR | V_DR | GND_DR | DQ3+ | DQ4+ | DQ4- | U | | ٧ | CLK- | DCLK_R<br>ST+ | PDQ | LSPSM | DES | RCOut2+ | RCOut2- | V_E | GND_E | DQd1+ | DQd2- | DQd | 14+ | DQd5- | DQd7+ | DQd8- | DQd10- | DQ0- | GND_DR | DQ 2+ | DQ2- | V | | w | DCLK_R<br>ST- | GND | RSV | DDRPh | RCLK- | <b>V_A</b> | GND | GND_E | V_E | DQd0- | DQd2+ | . DQd | 13- | DQd5+ | DQd6- | DQd8+ | DQd9- | DQd10+ | DQ0+ | DQ1+ | DQ1- | w | | Y | GND | V_A | FSR | RCLK+ | RCOut1+ | V_A | GND | V_E | GND_E | DQd0+ | V_DR | DQd | 13+ | GND_DR | DQd6+ | V_DR | DQd9+ | GND_DR | DQd11+ | DQd11- | GND_DR | Y | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 2 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | The center ground pins are for thermal dissipation and must be soldered to a ground plane to ensure rated performance. See *Layout Guidelines* for more information. ZHCSGI8 – APRIL 2017 www.ti.com.cn **Pin Functions: Analog Front-End and Clock Pins** | PIN | Pin Functions: Analog Front-End and Clock Pins PIN | | | | | | | | | |--------------------------------------------|----------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--|--|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | | | | ANALOG FRONT- | END AND CLOC | K PINS | | | | | | | | | CLK+<br>CLK- | U2/V1 | I | Differential converter sampling clock. In the non-DES mode, the analog inputs are sampled on the positive transitions of this clock signal. In the DES mode, the selected input is sampled on both transitions of this clock. This clock must be AC-coupled. | AGND SOK VBIAS | | | | | | | DCLK_RST+<br>DCLK_RST- | V2/W1 | I | Differential DCLK reset. A positive pulse on this input is used to reset the DCLKI and DCLKQ outputs of two or more ADC12D1620 devices in order to synchronize them with other ADC12D1620 devices in the system. DCLKI and DCLKQ are always in phase with each other, unless one channel is powered down, and do not require a pulse from DCLK_RST to become synchronized. The pulse applied here must meet timing relationships with respect to the CLK input. Although supported, this feature has been superseded by AutoSync. | VA<br>O<br>AGND<br>VA<br>O<br>AGND | | | | | | | RCLK+<br>RCLK- | Y4/W5 | I | Reference clock input. When the AutoSync feature is active, and the ADC12D1620 is in slave mode, the internal divided clocks are synchronized with respect to this input clock. The delay on this clock may be adjusted when synchronizing multiple ADCs. This feature is available in ECM with the DRC bits of the AutoSync Control Register (Addr: Eh, Bits: 15:7). | AGND VBIAS AGND AGND AGND | | | | | | | RCOut1+,<br>RCOut1-<br>RCOut2+,<br>RCOut2- | Y5/U6<br>V6/V7 | Ο | Reference clock output 1 and 2. These signals, when enabled, provide a reference clock. The RCOut rates for all of the available modes can be found in Table 8; the rates displayed in the table are independent of whether the ADC is in master or slave mode. RCOut1 and RCOut2 are used to drive the RCLK of ADC12D1620 to enable automatic synchronization for multiple ADCs (AutoSync feature). The impedance of each trace from RCOut1 and RCOut2 to the RCLK of ADC12D1620 should be $100\text{-}\Omega$ differential. Having two clock outputs allows the auto-synchronization to propagate as a binary tree. Use the DOC bit of the AutoSync Control Register (Addr: Eh; Bit: 1) to enable or disable this feature; default is disabled. | 100Ω \$ 100Ω A GND | | | | | | | PIN | | TVDE | DECODIDETION | EQUIVALENT CIRCUIT | | | |--------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | Rext+<br>Rext- | C3/D3 | I/O | External reference resistor terminals. Connect a 3.3- $k\Omega$ , $\pm 0.1\%$ resistor between Rext+, Rext–. The Rext resistor is used as a reference to trim internal circuits that affect the linearity of the converter; the value and precision of this resistor must not be compromised. | VA<br>GND | | | | Rtrim+<br>Rtrim- | C1/D2 | I/O | Input termination trim resistor terminals. Connect a 3.3-k $\Omega$ , $\pm 0.1\%$ resistor between Rtrim+/ Rtrim—. The Rtrim resistor is used to establish the calibrated 100- $\Omega$ input impedance of Vinl, VinQ, and CLK. These impedances may be fine-tuned by varying the value of the resistor by a corresponding percentage; however, the tuning range and performance is not tested for such an alternative values. | VA<br>GND | | | | Tdiode+<br>Tdiode- | E2/F3 | 0 | Temperature sensor diode positive (anode) and negative (cathode) terminals. This set of pins is used for die temperature measurements. It has not been fully characterized. | Tdiode_P GND | | | | $V_{BG}$ | B1 | I/O | Bandgap voltage output or LVDS common-mode voltage select. This pin provides a buffered version of the bandgap output voltage; it is capable of sourcing/sinking 100 μA and driving a load of up to 80 pF. Alternately, this pin may be used to select the LVDS digital output common-mode voltage. If tied to logic-high, the 1.2-V LVDS common-mode voltage is selected; 0.8 V is the default. | VA<br>GND | | | | V <sub>СМО</sub> | C2 | I/O | Common-mode voltage. This pin is the common-mode output in DC-coupling mode and also serves as the AC-coupling mode select pin. When DC-coupling is used at the analog inputs, the voltage output at this pin is required to be the common-mode input voltage at VIN+ and VIN−. When AC-coupling is used, this pin must be grounded. This pin is capable of sourcing or sinking 100 μA. | V <sub>CMO</sub> V <sub>CMO</sub> V <sub>CMO</sub> Enable AC Coupling | | | ZHCSGI8-APRIL 2017 www.ti.com.cn | PIN | | TVDE | DECOR!ESTAN | FOUNDAL FAIT OIDOUIT | | | |------------------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | VinI+, VinI–<br>VinQ+, VinQ– | H1/J1<br>N1/M1 | I | Differential signal I and Q inputs. In the non-dual edge sampling (non-DES) mode, each I and Q input is sampled and converted by its respective channel with each positive transition of the CLK input. In non-ECM (non-extended control mode) and DES mode, both channels sample the I input. In Extended Control mode (ECM), the Q input may optionally be selected for conversion in DES mode by the DEQ Bit of the Configuration Register (Addr: 0h; Bit: 6). Each I- and Q-channel input has an internal common mode bias that is disabled when DC-coupled mode is selected. Both inputs must be either AC- or DC-coupled. The coupling mode is selected by the V <sub>CMO</sub> pin. In non-ECM, the full-scale range of these inputs is determined by the FSR pin; both I and Q channels have the same full-scale input range. In ECM, the full-scale input range of the I- and Q-channel inputs may be independently set with the I- and Q-channel Full-Scale Range Adjust Registers (Addr: 3h and Addr: Bh, respectively). The high and low full-scale input range setting in non-ECM corresponds to the mid and minimum full-scale input range in ECM. The input offset may also be adjusted in ECM with the I- and Q-channel Offset Adjust Registers (Addr: 2h and Addr: Ah, respectively). | AGND VCMO Control from VCMO AGND | | | | CONTROL AND S | TATUS PINS | • | | | | | | CAL | D6 | I | Calibration cycle initiate. The user can command the device to execute a self-calibration cycle by holding this input high for a minimum of $t_{\text{CAL\_L}}$ after having held it low for a minimum of $t_{\text{CAL\_L}}$ . This pin is active in both ECM and non-ECM. In ECM, this pin is logically OR'd with the CAL Bit of the Configuration Register (Addr: 0h, Bit 15). Therefore, both the pin and bit must be set low and then either can be set high to execute an on-command calibration. TI recommends holding the CAL pin high during normal usage to reduce the chance that an SEU causes a calibration cycle. | VA<br>GND | | | | CalRun | B5 | 0 | Calibration running indication. This output is logichigh while the calibration sequence is executing; otherwise, this output is logic-low. | V <sub>A</sub> GND | | | | PIN | | TVDE | DESCRIPTION | EQUIVALENT CIRCUIT | | | |-------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | DDRPh | W4 | I | DDR phase select. In DDR, when this input is logic-low, it selects the 0° data-to-DCLK phase relationship. When this input is logic-high, it selects the 90° data-to-DCLK phase relationship; that is, the DCLK transition indicates the middle of the valid data outputs. In SDR, when this input is logic-low, the output transitions on the rising edge of DCLK. When this input is logic-high, output transition is on the falling edge of DCLK. | VA VA | | | | | | | This pin only has an effect when the chip is in 1:2 demuxed mode; that is, the NDM pin is set to logic-low. In ECM, this input is ignored and the DDR phase is selected through the Control Register by the DPS bit (Addr: 0h, Bit 14); the default is 0° mode. | GND | | | | | | | Dual edge sampling (DES) mode select. In the non-<br>extended control mode (Non-ECM), when this input<br>is set to logic-high, the DES mode of operation is<br>selected; this means that the Vinl input is sampled<br>by both channels in a time-interleaved manner and<br>the VinQ input is ignored. | V <sub>A</sub> | | | | DES | V5 | I | When this input is set to logic-low, the device is in non-DES mode; that is, I and Q channels operate independently. In the extended control mode (ECM), this input is ignored and DES mode selection is controlled through the DES bit of the Configuration Register (Addr: 0h; Bit: 7); default is non-DES mode operation. | GND | | | | ECE | В3 | I | Extended control enable. Extended feature control through the SPI interface is enabled and the device is in ECM when this signal is asserted (logic-low). Please reference Table 1 for information on the behavior of the control pins when the extended feature control is enabled. When this signal is de-asserted (logic-high), the SPI interface is disabled, all SPI registers are reset to their default values, and all available settings are controlled with the control pins. | VA<br>50 kΩ<br>GND | | | | FSR | Y3 | I | Full-scale input range select. In non-ECM, when this input is set to logic-low or logic-high, the full-scale differential input range for both I- and Q-channel inputs is set to the lower or higher FSR value, respectively. In the ECM, this input is ignored and the full-scale range of the I- and Q-channelinputs is independently determined by the setting of the I- and Q-channel Full-Scale Range Adjust Registers (Addr: 3h and Addr: Bh, respectively). Note that the high (lower) FSR value in non-ECM corresponds to the mid (min) available selection in ECM; the FSR range in ECM is greater. | VA<br>GND | | | | LSPSM | V4 | I | Low-sampling power-saving mode (LSPSM) select. In LSPSM, the power consumption is reduced by approximately 20%, and some improvement in performance may be seen. The output is in SDR in 1:2 demux mode and DDR in 1:1 non-demux mode. DDR is not available in 1:2 demux mode in LSPSM. The maximum sampling rate in LSPSM in non-DES mode is 800 MSPS. When this input is logic-high, the device is in LSPSM and when this input is logiclow, the device is in normal mode or non-LSPSM. | V <sub>A</sub> GND | | | ZHCSGI8 – APRIL 2017 www.ti.com.cn | PIN | | TVDE | DECODIDETION | EOUIVALENT CIRCUIT | | | |------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | NDM | A5 | I | Non-demuxed mode select. Setting this input to logic-high causes the digital output bus to be in the 1:1 non-demuxed mode. Setting this input to logic-low causes the digital output bus to be in the 1:2 demuxed mode. This feature is pin-controlled only and remains active during both ECM and non-ECM. | V <sub>A</sub> GND | | | | PDI<br>PDQ | U3<br>V3 | I | Power down I and Q channels. Setting either input to logic-high powers down the respective I or Q channel. Setting either input to logic-low brings the respective I or Q channel to a operational state after a finite time delay. This pin is active in both ECM and non-ECM. In ECM, each pin is logically OR'd with its respective bit. Therefore, either this pin or the PDI and PDQ bits in the Configuration Register (Addr: 0h; Bit: 11 and Bit: 10, respectively) can be used to power down the I and Q channels. | V <sub>A</sub> 50 kΩ GND | | | | RSV | W3 | _ | Reserved. This pin is used for internal purposes and must be connected to GND through a 100-k $\Omega$ resistor. | NONE | | | | RSV1 | E3 | _ | Decouple this pin with a 100-nF capacitor with a low resistance, low inductance path to GND. | NONE | | | | RSV2 | F4 | _ | Decouple this pin with a 100-nF capacitor with a low resistance, low inductance path to GND. | NONE | | | | SCLK | <b>C</b> 5 | I | Serial clock. In ECM, serial data is shifted into and out of the device synchronously to this clock signal. This clock may be disabled and held logic-low, as long as timing specifications are not violated when the clock is enabled or disabled. | V <sub>A</sub> 100 kΩ GND | | | | SCS | C4 | I | Serial chip select. In ECM, when this signal is asserted (logic-low), SCLK is used to clock in serial data that is present on SDI and to source serial data on SDO. When this signal is de-asserted (logic-high), SDI is ignored and SDO is tri-state. | V <sub>A</sub> 100 kΩ GND | | | | SDI | B4 | I | Serial data-in. In ECM, serial data is shifted into the device on this pin while SCS signal is asserted (logic-low). | VA<br>100 kΩ<br>GND | | | | PIN | | TVDE | DESCRIPTION | EQUIVALENT CIRCUIT | | | |-------------------|-----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--| | NAME | NO. | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | SDO | A3 | 0 | Serial data-out. In ECM, serial data is shifted out of the device on this pin while SCS signal is asserted (logic-low). This output is tri-state when SCS is deasserted (logic-high). | V <sub>A</sub> GND | | | | ТРМ | A4 | I | Test pattern mode select. With this input at logichigh, the device continuously outputs a fixed, repetitive test pattern at the digital outputs. In ECM, this input is ignored, and the test pattern mode can only be activated through the Control Register by the TPM bit (Addr: 0h, Bit: 12). | VA<br>GND | | | | POWER AND GRO | OUND PINS | | | | | | | GND | A1, A7, B2,<br>B7, C6, D4,<br>D5, E4, K1, L1,<br>T4, U4, U5,<br>W2, W7, Y1,<br>Y7, AA2:AL11 | Р | Analog ground return | NONE | | | | GND <sub>DR</sub> | A13, A17, A20,<br>D13, D16, E17,<br>F17, F20, M17,<br>M20, U13,<br>U17, V18, Y13,<br>Y17, Y20 | Р | Ground return for the output drivers | NONE | | | | GND <sub>E</sub> | A9, B8, C9,<br>V9, W8, Y9 | Р | Ground return for the digital encoder | NONE | | | | $GND_TC$ | F2, G2, H3, J2,<br>K4, L4, M2,<br>N3, P2, R2,<br>T2, T3, U1 | Р | Ground return for the track-and-hold and clock circuitry | NONE | | | | V <sub>A</sub> | A2, A6, B6,<br>C7, D1, D8,<br>D9, E1, F1,<br>H4, N4, R1,<br>T1, U8, U9,<br>W6, Y2, Y6 | Р | Analog power supply. This supply is tied to the ESD ring; therefore, it must be powered up before or with any other supply. | NONE | | | | Vbiasl | D7, J4, K2 | Р | Bias voltage I channel. This is an externally decoupled bias voltage for the I channel. Each pin must individually be decoupled with a 100-nF capacitor through a low resistance, low inductance path to GND. | NONE | | | | VbiasQ | L2, M4, U7 | Р | Bias voltage Q channel. This is an externally decoupled bias voltage for the Q channel. Each pin must individually be decoupled with a 100-nF capacitor through a low resistance, low inductance path to GND. | NONE | | | ZHCSGI8-APRIL 2017 NSTRUMENTS www.ti.com.cn | Pin Functions: Analog Front-End and Clock Pins (continued) | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--|--| | PIN | N | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | | | NAME | NO. | IIFE | DESCRIPTION | EQUIVALENT CIRCUIT | | | | | | $V_{DR}$ | A11, A15, C18,<br>D11, D15,<br>D17, J17, J20,<br>R17, R20, T17,<br>U11, U15,<br>U16, Y11, Y15 | Р | Power supply for the output drivers | NONE | | | | | | V <sub>E</sub> | A8, B9, C8,<br>V8, W9, Y8 | Р | Power supply for the digital encoder | NONE | | | | | | V <sub>TC</sub> | G1, G3, G4,<br>H2, J3, K3, L3,<br>M3, N2, P1,<br>P3, P4, R3, R4 | Р | Power supply for the track-and-hold and clock circuitry | NONE | | | | | | HIGH-SPEED DIG | ITAL OUTPUT P | NS | | | | | | | | DCLKI+,<br>DCLKI-<br>DCLKQ+,<br>DCLKQ- | K19/K20<br>L19/L20 | Ο | Data clock output for the I- and Q-channel data bus. These differential clock outputs are used to latch the output data and, if used, terminate with a $100$ - $\Omega$ differential resistor placed as closely as possible to the differential receiver. Delayed and non-delayed data outputs are supplied synchronously to this signal. The DCLK rates for all of the available modes can be found in Table 8. DCLKI and DCLKQ are always in phase with each other, unless one channel is powered down, and do not require a pulse from DCLK_RST to become synchronized. | V <sub>DR</sub> DR GND | | | | | | DI11+, DI11- DI10+, DI9- DI8+, DI8- DI7+, DI7- DI6+, DI6- DI5+, DI5- DI4+, DI4- DI3+, DI3- DI2+, DI2- DI1+, DI1- DQ11+, DQ10- DQ9+, DQ9- DQ8+, DQ8- DQ7+, DQ7- DQ4+, DQ4- DQ3+, DQ4- DQ3+, DQ4- DQ3+, DQ4- DQ3+, DQ4- DQ3+, DQ4- DQ3+, DQ2- DQ1+, DQ1- DQ0+, DQ0- DQ1+, DQ1- DQ0+, DQ0- DQ4+, DQ4- DQ3+, DQ2- DQ1+, DQ1- DQ0+, DQ0- | J18/J19 H19/H20 H17/H18 G19/G20 G17/G18 F18/F19 E19/E20 D19/D20 D18/E18 C19/C20 B19/B20 B18/C17 . M18/M19 N19/N20 N17/N18 P19/P20 P17/P18 R18/R19 T19/T20 U19/U20 U18/T18 V19/V20 W19/W20 W18/V17 | Ο | I- and Q-channel digital data outputs. In non-demux mode, this LVDS data is transmitted at the sampling clock rate. In demux mode, these outputs provide $\frac{1}{2}$ the data at $\frac{1}{2}$ the sampling clock rate, synchronized with the delayed data; that is, the other $\frac{1}{2}$ of the data which was sampled one clock cycle earlier. Compared with the DId and DQd outputs, these outputs represent the later time samples. If used, terminate each of these outputs with a $100$ - $\Omega$ differential resistor placed as closely as possible to the differential receiver. | V <sub>DR</sub> + J A A A A A A A A A A A A A A A A A A | | | | | | PIN | | TYPE | DESCRIPTION | EQUIVALENT CIRCUIT | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | NAME | NO. | IIFE | DESCRIPTION | EQUIVALENT CIRCUIT | | DId11+, DId11- DId10+, DId10- DId9+, DId9- DId8+, DId8- DId7+, DId7- DId6+, DId6- DId5+, DId5- DId4+, DId4- DId3+, DId2- DId1+, DId1- DId0+, DId0 DQd11+, DQd10- DQd9+, DQd9- DQd8+, DQd9- DQd8+, DQd7- DQd6+, DQd6- DQd5+, DQd6- DQd5+, DQd6- DQd5+, DQd6- DQd5+, DQd6- DQd4+, DQd3- DQd2+, DQd3- DQd2+, DQd3- DQd2+, DQd3- DQd2+, DQd3- DQd2+, DQd1- DQd0+, DQd0- | A18/A19 B17/C16 A16/B16 B15/C15 C14/D14 A14/B13/C13 C12/D12 A12/B12 B11/C11 C10/D10 A10/B10 . Y18/Y19 W17/V16 Y16/W16 W15/V15 V14/U14 Y14/W14 W13/V13 V12/U12 Y12/W12 W11/V11 V10/U10 Y10/W10 | O | Delayed I- and Q-channel digital data outputs. In non-demux mode, these outputs are tri-state. In demux mode, these outputs provide $\frac{1}{2}$ the data at $\frac{1}{2}$ the sampling clock rate, synchronized with the non-delayed data; that is, the other $\frac{1}{2}$ of the data which was sampled one clock cycle later. Compared with the DI and DQ outputs, these outputs represent the earlier time samples. If used, terminate each of these outputs with a $100-\Omega$ differential resistor placed as closely as possible to the differential receiver. | V <sub>DR</sub><br>DR GND | | ORI+,<br>ORI-<br>ORQ+,<br>ORQ- | K17/K18<br>L17/L18 | Ο | Out-of-range output for the I and Q channel. This differential output is asserted logic-high while the over- or under-range condition exists; that is, the differential signal at each respective analog input exceeds the full-scale value. Each OR result refers to the current data, with which it is clocked out. If used, terminate each of these outputs with a $100$ - $\Omega$ differential resistor placed as closely as possible to the differential receiver. | V <sub>DR</sub><br>DR GND | TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1)(1)(2) | | MIN | MAX | UNIT | |---------------------------------------------------------------------------------------|-------|------|------| | Supply voltage (V <sub>A</sub> , V <sub>TC</sub> , V <sub>DR</sub> , V <sub>E</sub> ) | | 2.2 | V | | Supply difference – max(V <sub>A/TC/DR/E</sub> ) – min(V <sub>A/TC/DR/E</sub> ) | 0 | 100 | mV | | Voltage on any input pin (except VinI+, VinI-, VinQ+, VinQ-) | -0.15 | 2.35 | V | | VinI+, VinI-, VinQ+, VinQ- voltage (maintaining common mode) <sup>(3)</sup> | -0.15 | 2.5 | V | | Input current at VinI+, VinI-, VinQ+, VinQ-(3) | | ±50 | mA | | Ground difference – max(GND <sub>TC/DR/E</sub> ) – min(GND <sub>TC/DR/E</sub> ) | 0 | 100 | mV | | Input current at any pin <sup>(4)</sup> | | ±50 | mA | | Power dissipation at T <sub>A</sub> ≤ 125°C <sup>(4)</sup> | | 4.4 | W | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltages are measured with respect to GND = GND<sub>DR</sub> = GND<sub>E</sub> = GND<sub>TC</sub> = 0 V, unless otherwise specified. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body Model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |--------------------------------------------------------------------------|-------------------------------------------------|-------------|--------------------------------------------------------------------------|------| | Case temperature | | <b>-</b> 55 | 125 | °C | | Supply voltage (V <sub>A</sub> , V <sub>TC</sub> , V <sub>E</sub> ) | | 1.8 | 125<br>2<br>2.15<br>V <sub>A</sub><br>2.4<br>1<br>2<br>2.8<br>50<br>15.3 | V | | Voltage on any input pin (except VinI+, VinI-, VinQ+ | , VinQ–) | -0.15 | 2.15 | V | | Driver supply voltage (V <sub>DR</sub> ) | | 1.8 | $V_A$ | V | | VinI+, VinI-, VinQ+, VinQ- voltage (2) | DC-coupled | -0.4 | 2.4 | V | | | DC-coupled at 100% duty cycle | | 1 | | | VinI+, VinI-, VinQ+, VinQ- differential voltage (3) | DC-coupled at 20% duty cycle | | 2 | V | | | DC-coupled at 10% duty cycle | | 2.8 | | | VinI+, VinI-, VinQ+, VinQ- current(2) | AC-coupled | -50 | 50 | mA | | Mala Mala Maga Maga | Maintaining common-mode voltage, AC-coupled | | 15.3 | -10 | | VinI+, VinI-, VinQ+, VinQ- power | Not maintaining common-mode voltage, AC-coupled | | 17.1 | dBm | | Ground difference - max(GND <sub>TC/DR/E</sub> ) - min(GND <sub>TC</sub> | /DR/E) | | 0 | V | <sup>(3)</sup> Verified during product qualification high-temperature lifetime testing (HTOL) at T<sub>J</sub> = 150°C for 1000 hours continuous operation with V<sub>A</sub> = V<sub>D</sub> = 2.2 V. <sup>(4)</sup> When the input voltage at any pin exceeds the power supply limits, the current at that pin must be limited to 50 mA. In addition, overvoltage at a pin must adhere to maximum voltage limits. Simultaneous overvoltage at multiple pins requires adherence to the maximum package power dissipation limits, which are calculated using the JEDEC JESD51-7 thermal model. Higher dissipation may be possible based on customer-specific thermal situations and specified thermal package resistances from junction to case. All voltages are measured with respect to GND = GND<sub>DR</sub> = GND<sub>E</sub> = GND<sub>TC</sub> = 0 V, unless otherwise specified. <sup>(2)</sup> Proper common mode voltage must be maintained to ensure proper output code, especially during input overdrive. <sup>(3)</sup> This rating is intended for DC-coupled applications; the voltages and duty cycles listed may be safely applied to V<sub>IN</sub>± for the lifetime of the part. #### **Recommended Operating Conditions (continued)** over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |------------------------------------------------------------------|------------------------|------------------------|-----------| | Input current at any pin except VinI+, VinI-, VinQ+, or VinQ-(4) | | ±50 | mA | | CLK+, CLK- voltage | 0 | V <sub>A</sub> | V | | Differential CLK amplitude | 0.4 | 2 | $V_{P-P}$ | | V <sub>CMI</sub> common-mode input voltage | V <sub>CMO</sub> – 150 | V <sub>CMO</sub> + 150 | mV | (4) When the input voltage at any pin exceeds the power supply limits, the current at that pin must be limited to 50 mA. In addition, overvoltage at a pin must adhere to maximum voltage limits. Simultaneous overvoltage at multiple pins requires adherence to the maximum package power dissipation limits, which are calculated using the JEDEC JESD51-7 thermal model. Higher dissipation may be possible based on customer-specific thermal situations and specified thermal package resistances from junction to case. #### 6.4 Thermal Information | | | ADC12D1620QML-SP | | |----------------------|----------------------------------------------|------------------|------| | | THERMAL METRIC <sup>(1)(2)</sup> | NAA (CCGA) | UNIT | | | | 376 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 13.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 5.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 5.1 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 2.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 4.7 | °C/W | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics - (2) Solder process specifications in Board Mounting Recommendation. #### 6.5 Converter Electrical Characteristics: Static Converter Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10$ -pF; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |-----------------------|----------------------------------|---------------------------------------------|------------|-------|--------------------|------|------| | INL | Integral non-linearity | DC-coupled, 1 MHz sine wave over-<br>ranged | [1, 2, 3] | -7.5 | ±2.5 | 7.5 | LSB | | DNL | Differential non-linearity | DC-coupled, 1 MHz sine wave over-<br>ranged | [1, 2, 3] | -1.35 | ±0.5 | 1.35 | LSB | | | Resolution with no missing codes | | [1, 2, 3] | | | 12 | bits | | V <sub>OFF</sub> | Offset error | | | | 8 | | LSB | | V <sub>OFF</sub> _ADJ | Input offset adjustment range | Extended control mode | | | ±45 | | mV | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). ZHCSGI8 – APRIL 2017 www.ti.com.cn #### Converter Electrical Characteristics: Static Converter Characteristics (continued) The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9$ V; I and Q channels AC-coupled, FSR pin = high; $C_L = 10$ -pF; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6$ GHz at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} =$ floating; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on.<sup>(1)(2)</sup> | | PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | TYP <sup>(3)</sup> MAX | UNIT | |------|---------------------------|-----------------------------------------------------------------|------------|-----|------------------------|------| | PFSE | Positive full-scale error | See <sup>(4)</sup> | [1, 2, 3] | -30 | 30 | mV | | NFSE | Negative full-scale error | See <sup>(4)</sup> | [1, 2, 3] | -30 | 30 | mV | | | Out-of-range output | $(V_{IN}+)$ - $(V_{IN}-)$ > positive full scale | [1, 2, 3] | | 4095 | | | | code | (V <sub>IN</sub> +) - (V <sub>IN</sub> -) < negative full scale | [1, 2, 3] | 0 | | | <sup>(4)</sup> Calculation of full-scale error for this device assumes that the actual reference voltage is exactly its nominal value. Full-scale error for this device, therefore, is a combination of full-scale error and reference voltage error. For relationship between gain error and full-scale error, see gain error in 器件术语. #### 6.6 Converter Electrical Characteristics: Dynamic Converter Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |-------------|---------------------------------------|--------------------------------------------------------|---------------------------------------------------|-----------|--------------------|-------|------------------| | CER | Code error rate | | | | 10 <sup>-18</sup> | | Error/<br>Sample | | | | $f_{IN} = 2070 \text{ MHz} \pm 2.5 \text{ MHz at} -13$ | | | -76 | | dBFS | | | | dBFS | | | -63 | | dBc | | | | $f_{IN} = 2070 \text{ MHz} \pm 2.5 \text{ MHz at} -16$ | | | -80 | | dBFS | | $IMD_3$ | 3rd order intermodulation | dBFS | | | -64 | | dBc | | IIVID3 | distortion | f <sub>IN</sub> = 2670 MHz ± 2.5 MHz at -13 | | | -72 | | dBFS | | | | dBFS | | | -59 | | dBc | | | | $f_{IN} = 2670 \text{ MHz} \pm 2.5 \text{ MHz at} -16$ | | | -77 | | dBFS | | | | dBFS | | | -61 | | dBc | | 1:2 DEN | MUX, NON-DES MODE, N | ION-ECM, NON-LSPSM, f <sub>CLK</sub> = 1.6 GH | z, f <sub>IN</sub> = 248 MHz, V <sub>IN</sub> = - | -0.5 dBFS | | | | | | Effective number of bits | | [4] | 8.8 | 9.1 | | | | ENOB | | | [5] | 8.7 | | | bits | | | | | [6] | 8.4 | | | | | | | | [4] | 54.7 | 56.5 | | | | SINAD | Signal-to-noise plus distortion ratio | | [5] | 54.1 | | | dBFS | | | diotoriion radio | | [6] | 52.3 | | | | | | | | [4] | 56 | 58.4 | | dBFS | | SNR | Signal-to-noise ratio | | [5] | 54.6 | | | UDFS | | | | | [6] | 53.5 | | | dBFS | | THD | Total harmonic | | [4, 5] | | -62 | -59.2 | dBFS | | וחט | distortion | | [6] | | | -55.5 | dBFS | | 2nd<br>Harm | Second harmonic distortion | | | | -72.2 | | dBFS | | 3rd<br>Harm | Third harmonic distortion | | | | -62.1 | | dBFS | | | | | [4] | 58.9 | 62.1 | | 4DEC | | SFDR | Spurious-free dynamic range | | [5] | 58.1 | | | dBFS | | | idiigo | | [6] | 56 | | | dBFS | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). ZHCSGI8 – APRIL 2017 www.ti.com.cn ## Converter Electrical Characteristics: Dynamic Converter Characteristics (continued) The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |-------------|---------------------------------------|-------------------------------------------------------------|--------------------------------------------------|------|--------------------|-------|------| | 1:2 DEN | MUX, NON-DES MODE, N | ON-ECM, LSPSM, $f_{CLK}$ = 800 MHz, $f_{II}$ | <sub>N</sub> = 248 MHz, V <sub>IN</sub> = -0.5 c | BFS | | | | | ENOB | Effective number of | | [4, 5] | 9.1 | 9.5 | | bits | | ENOB | bits | | [6] | 8.6 | | | bits | | SINAD | Signal-to-noise plus | | [4, 5] | 56.5 | 58.6 | | dBFS | | Olivad | distortion ratio | | [6] | 53.5 | | | dBFS | | SNR | Signal-to-noise ratio | | [4, 5] | 57.6 | 59.8 | | dBFS | | | e.ga. to Heles Falls | | [6] | 56.8 | | | dBFS | | THD | Total harmonic | | [4, 5] | | -67 | -62.3 | dBFS | | | distortion | | [6] | | | -57 | dBFS | | 2nd<br>Harm | Second harmonic distortion | | | | -77.7 | | dBFS | | 3rd<br>Harm | Third harmonic distortion | | | | -67.5 | | dBFS | | SFDR | Spurious-free dynamic | | [4, 5] | 62.5 | 67.4 | | dBFS | | OI DIX | range | | [6] | 57.5 | | | dBFS | | NON-DI | EMUX, NON-DES MODE, | ECM, NON-LSPSM, $f_{CLK} = 1.6 \text{ GHz}$ , t | $f_{IN} = 248 \text{ MHz}, V_{IN} = -0.5$ | dBFS | | | | | ENOB | Effective number of bits | | | | 9.1 | | bits | | SINAD | Signal-to-noise plus distortion ratio | | | | 56.6 | | dBFS | | SNR | Signal-to-noise ratio | | | | 58.6 | | dBFS | | THD | Total harmonic distortion | | | | -63.2 | | dBFS | | 2nd<br>Harm | Second harmonic distortion | | | | -72 | | dBFS | | 3rd<br>Harm | Third harmonic distortion | | | | -63.3 | | dBFS | | SFDR | Spurious-free dynamic range | | | | 63.3 | | dBFS | | 1:4 DEN | MUX, DES MODE, NON-LS | SPSM, f <sub>CLK</sub> = 1.6 GHz, f <sub>IN</sub> = 248 MHz | , V <sub>IN</sub> = -0.5 dBFS | | | | | | ENOB | Effective number of bits | | | | 8.9 | | bits | | SINAD | Signal-to-noise plus distortion ratio | | | | 55.5 | | dB | | SNR | Signal-to-noise ratio | | | | 56.9 | | dBFS | | THD | Total harmonic distortion | | | | -62.3 | | dBFS | | 2nd<br>Harm | Second harmonic distortion | | | | -79.1 | | dBFS | | 3rd<br>Harm | Third harmonic distortion | | | | -62.3 | | dBFS | | SFDR | Spurious-free dynamic range | | | | 61.7 | | dBFS | #### 6.7 Converter Electrical Characteristics: Analog Input/Output and Reference Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10$ -pF; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |--------------------------------------|----------------------------------------------------------|--------------------------------|----------------|------|--------------------|------|------------| | | | FSR pin Y3 Low | [4, 5, 6] | | 630 | | $mV_{P-P}$ | | | | FSR pin Y3 High | [4, 5, 6] | 750 | 820 | 890 | $mV_{P-P}$ | | $V_{IN\_FSR}$ | Analog differential input | EXTENDED CONTROL MODE | | | | | | | | full-scale range | FM(14:0) = 0000h | | | 600 | | $mV_{P-P}$ | | | | FM(14:0) = 4000h (default) | | | 800 | | $mV_{P-P}$ | | | | FM(14:0) = 7FFF <b>h</b> | | | 1000 | | $mV_{P-P}$ | | | Analog input | Differential | | | 0.02 | | рF | | 0 | capacitance,<br>Non-DES mode (4)(5) | Each input pin to ground | | | 1.6 | | pF | | C <sub>IN</sub> | Analog input | Differential | | | 0.02 | | pF | | | capacitance,<br>DES mode <sup>(4)(5)</sup> | Each input pin to ground | | | 2.2 | | pF | | R <sub>IN</sub> | Differential input resistance | | [1, 2, 3] | 99 | 103 | 107 | Ω | | COMMON | I-MODE OUTPUT | - | , | | | ' | | | V <sub>CMO</sub> | Common-mode output voltage | $I_{CMO} = \pm 100 \mu A$ | [1, 2, 3] | 1.15 | 1.25 | 1.35 | ٧ | | TC_V <sub>CMO</sub> | Common-mode output voltage temperature coefficient | I <sub>CMO</sub> = ±100 μA | | | 38 | | ppm/°C | | V <sub>CMO_LVL</sub> | V <sub>CMO</sub> input threshold to set DC-coupling mode | | | | 0.63 | | ٧ | | C <sub>L</sub> _V <sub>CMO</sub> | Maximum V <sub>CMO</sub> load capacitance | See <sup>(5)</sup> | | | | 80 | pF | | BANDGA | P REFERENCE | | | | | | | | $V_{BG}$ | Bandgap reference output voltage | $I_{BG} = \pm 100 \mu\text{A}$ | [1, 2, 3] | 1.15 | 1.27 | 1.35 | ٧ | | TC_V <sub>BG</sub> | Bandgap reference voltage temperature coefficient | $I_{BG} = \pm 100 \ \mu A$ | | | 50 | | ppm/°C | | C <sub>LOAD</sub><br>V <sub>BG</sub> | Maximum bandgap reference load capacitance | | | | 80 | | pF | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). - (4) The analog and clock input capacitances are die capacitances only. Additional package capacitances of 0.22-pF differential and 1.06-pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances. - (5) This parameter is specified by design and/or characterization and is not tested in production. TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### 6.8 Converter Electrical Characteristic: Channel-to-Channel Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |-----------|-----------------------------------|-------------------------|----------------|-----|--------------------|-----|--------| | | Phase matching (I, Q) | f <sub>IN</sub> = 1 GHz | | | < 1 | | Degree | | X-TALK | Crosstalk from I channel | Aggressor = 248 MHz | | | -72 | | dBFS | | Q-channel | (aggressor) to Q channel (victim) | Aggressor = 498 MHz | | | -75 | | dBFS | | X-TALK | Crosstalk from Q channel | Aggressor = 248 MHz | | | <del>-</del> 71 | | dBFS | | I-channel | (aggressor) to I channel (victim) | Aggressor = 498 MHz | | | -79 | | dBFS | The analog inputs are protected as shown below. Input voltage magnitudes beyond the Absolute Maximum Ratings may damage this device. - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). #### 6.9 Converter Electrical Characteristics: LVDS CLK Input Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |---------------------|----------------------------------------------------|----------------------|----------------|-----|--------------------|-----|-----------| | \/ | Differential clock input | Sine-wave clock | [1, 2, 3] | 0.4 | | 2 | \/ | | V <sub>IN_CLK</sub> | level <sup>(4)</sup> | Square-wave clock | [1, 2, 3] | 0.4 | | 2 | $V_{P-P}$ | | 0 | Sampling clock input | Differential | | | 0.1 | | C | | C <sub>IN_CLK</sub> | Sampling clock input capacitance <sup>(4)(5)</sup> | Each input to ground | | | 1 | | pF | | R <sub>IN_CLK</sub> | Sampling clock input resistance | | | | 100 | | Ω | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). - (4) This parameter is specified by design and/or characterization and is not tested in production. - (5) The analog and clock input capacitances are die capacitances only. Additional package capacitances of 0.22-pF differential and 1.06-pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances. #### 6.10 Electrical Characteristics: AutoSync Feature The following specifications apply after calibration for for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = High; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = 1.0 \text{ mode}$ ; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on $V_{CLK} = 1.0 \text{ mode}$ ; | | PARAMETER | TEST CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |----------------------|------------------------------------|---------------------------|----------------|-----|--------------------|-----|------------| | V <sub>IN_RCLK</sub> | Differential RCLK input level | Differential peak-to-peak | | | 360 | | $mV_{p-p}$ | | C <sub>IN_RCLK</sub> | DCLK input conscitones | Differential | | | 0.1 | | ~F | | | RCLK input capacitance | Each input to ground | | | 1 | | pF | | R <sub>IN_CLK</sub> | RCLK differential input resistance | | | | 100 | | Ω | | I <sub>IH_RCLK</sub> | Input leakage current | $V_{IN} = V_A$ | [1, 2, 3] | | 20 | | μΑ | | I <sub>IL_RCLK</sub> | Input leakage current | V <sub>IN</sub> = GND | [1, 2, 3] | | -32 | | μΑ | | V <sub>O_RCOUT</sub> | Differential RCOut output voltage | | | | 360 | | $mV_{p-p}$ | (1) The analog inputs are protected as shown below. Input voltage magnitudes beyond the *Absolute Maximum Ratings* may damage this device. - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). #### 6.11 Converter Electrical Characteristics: Digital Control and Output Pin Characteristics The following specifications apply after calibration for for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = High; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at $0.5 \text{ V}_{P-P}$ with 50% duty cycle; $V_{BG} = 1.0 \text{ mode}$ ; Rext = Rtrim = 3300 $\Omega \pm 0.1\%$ ; analog signal source impedance = $100-\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> MAX | UNIT | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------------|------------------------|------|--|--|--| | | DIGITAL CONTROL PINS, (DES, LSPSM, CAL, PDI, PDQ, TPM, NDM, FSR, DDRPh, ECE, SCLK, SDI, SCS— unless otherwise specified) | | | | | | | | | | $V_{IH}$ | Logic high input voltage | | [1, 2, 3] | 0.7 x V <sub>A</sub> | | V | | | | | $V_{IL}$ | Logic low input voltage | _ | [1, 2, 3] | | 0.3 x V <sub>A</sub> | V | | | | | I <sub>IH</sub> | Input leakage current | $V_{IN} = V_A$ | [1, 2, 3] | -1 | 1 | μA | | | | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). ZHCSGI8 – APRIL 2017 www.ti.com.cn #### Converter Electrical Characteristics: Digital Control and Output Pin Characteristics (continued) The following specifications apply after calibration for for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = High; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at $0.5 \text{ V}_{P-P}$ with 50% duty cycle; $V_{BG} = 1.0 \text{ mode}$ ; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |-----------------------|---------------------------------------------------------------------|-------------------------------------------------------------|----------------|-------------|--------------------|-----|------------------| | | Input leakage current (DES,<br>LSPSM, CAL, TPM, NDM,<br>FSR, DDRPh) | | [1, 2, 3] | -1 | | 1 | μΑ | | I <sub>IL</sub> | Input leakage current (SCLK, SDI, SCS) | V <sub>IN</sub> = GND | [1, 2, 3] | -30 | | | μΑ | | | Input leakage current (PDI, PDQ, ECE) | | [1, 2, 3] | <b>-</b> 55 | | | μΑ | | C <sub>IN_DIG</sub> | Input capacitance (4) | Each input to ground | | | 1.5 | | pF | | | UTPUT PINS (Data, DCLKI, [ | DCLKQ, ORI, ORQ) - see 器件术 | 语 | | | | | | | | V <sub>BG</sub> = floating, OVS = High | [1, 2, 3] | 380 | 600 | 840 | $mV_{P-P}$ | | V | LVDS differential output | V <sub>BG</sub> = floating, OVS = Low | [1, 2, 3] | 240 | 440 | 650 | $mV_{P-P}$ | | $V_{OD}$ | voltage | V <sub>BG</sub> = V <sub>A</sub> , OVS = high | [1, 2, 3] | | 670 | | $mV_{P-P}$ | | | | V <sub>BG</sub> = V <sub>A</sub> , OVS = low | [1, 2, 3] | | 500 | | $mV_{P-P}$ | | $\Delta V_{O\ DIFF}$ | Change in LVDS output swing between logic levels | | | -20 | 1 | 20 | mV | | | Output effect voltage | V <sub>BG</sub> = floating | | | 0.8 | | V | | V <sub>OS</sub> | Output offset voltage | $V_{BG} = V_{A}$ | | | 1.2 | | V | | $\Delta V_{OS}$ | Change in output offset voltage between logic levels | | | | ±1 | | mV | | I <sub>OS</sub> | Output short-circuit current | V <sub>BG</sub> = floating; D+ and D-<br>connected to 0.8 V | | | ±3.8 | | mA | | Z <sub>O</sub> | Differential output impedance | | | | 100 | | Ω | | DIFFEREN | TIAL DCLK RESET PINS (DC | CLK_RST) | | | | | | | V <sub>CMI_DRST</sub> | DCLK_RST Common mode Input Voltage | | | | 1.25 | | ٧ | | V <sub>ID_DRST</sub> | Differential DCLK_RST<br>Input Voltage | | | | 0.6 | | V <sub>P-P</sub> | | R <sub>IN_DRST</sub> | Differential DCLK_RST<br>Input Resistance <sup>(5)</sup> | | | | 100 | | Ω | | DIGITAL O | UTPUT PINS (CalRun, SDO) | 1 | 1 | | | | | | V <sub>OH</sub> | Logic high output level | CalRun, SDO I <sub>OH</sub> = −400 μA | [1, 2, 3] | 1.5 | 1.7 | | V | | V <sub>OL</sub> | Logic low output level | CalRun, SDO I <sub>OH</sub> = 400 μA | [1, 2, 3] | | 0.14 | 0.3 | V | <sup>(4)</sup> The digital control pin capacitances are die capacitances only. Additional package capacitance of 1.6-pF each pin to ground are isolated from the die capacitances by lead and bond wire inductances. <sup>(5)</sup> This parameter is specified by design and/or characterization and is not tested in production. #### 6.12 Converter Electrical Characteristics: Power Supply Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |----------------------|-----------------------------|-----------------------|----------------|-----|--------------------|------|------------------------------------------| | f <sub>CLK</sub> = 1 | I.6 GHz, 1:2 DEMUX MODE, NO | N-LSPSM | | | | | | | | | PDI = PDQ = Low | [1, 2, 3] | | 1160 | | mA | | | Analan avanlı avanası | PDI = Low; PDQ = High | | | 637 | | mA | | I <sub>A</sub> | Analog supply current | PDI = High; PDQ = Low | | | 635 | | mA | | | | PDI = PDQ = High | | | 2 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 471 | | mA | | | Track-and-hold and clock | PDI = Low; PDQ = High | | | 284 | | mA | | I <sub>TC</sub> | supply current | PDI = High; PDQ = Low | | | 284 | | mA m | | | | PDI = PDQ = High | | | 1 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 281 | | mA | | | Output driver supply | PDI = Low; PDQ = High | | | 149 | | mA | | I <sub>DR</sub> | current | PDI = High; PDQ = Low | | | 143 | | mA | | | | PDI = PDQ = High | | | 8 | | mA<br>μA | | | | PDI = PDQ = Low | [1, 2, 3] | | 90 | | mA | | | Digital encoder supply | PDI = Low; PDQ = High | | | 54 | | mA | | ΙE | current | PDI = High; PDQ = Low | | | 42 | | mA | | | | PDI = PDQ = High | | | 0.04 | | μΑ | | | | PDI = PDQ = Low | [1, 2, 3] | | 2020 | 2280 | mA | | | Tetal summer | PDI = Low; PDQ = High | [1, 2, 3] | | 1120 | 1300 | mA | | I <sub>T</sub> | Total current | PDI = High; PDQ = Low | [1, 2, 3] | | 1110 | 1300 | mA | | | | PDI = PDQ = High | | | 2.7 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 3.8 | 4.4 | W | | _ | | PDI = Low; PDQ = High | | | 2.1 | | W | | $P_C$ | Power consumption | PDI = High; PDQ = Low | | | 2.1 | | W | | | | PDI = PDQ = High | | | 5.2 | | mW | - (2) To ensure accuracy, it is required that V<sub>A</sub>, V<sub>TC</sub>, V<sub>E</sub> and V<sub>DR</sub> be well bypassed. Each supply pin must be decoupled with separate bypass capacitors. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). ZHCSGI8 – APRIL 2017 www.ti.com.cn ## Converter Electrical Characteristics: Power Supply Characteristics (continued) The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9$ V; I and Q channels AC-coupled, FSR pin = high; $C_L = 10$ pF; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6$ GHz at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} =$ floating; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on.<sup>(1)(2)</sup> | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |----------------------|-----------------------------|-----------------------|----------------|-----|--------------------|---------------------------------------|------| | f <sub>CLK</sub> = 8 | BOO MHz, 1:2 DEMUX MODE, LS | SPSM | | | | <u> </u> | | | | | PDI = PDQ = Low | [1, 2, 3] | | 754 | | mA | | | Analan awanki awasat | PDI = Low; PDQ = High | | | 423 | | mA | | I <sub>A</sub> | Analog supply current | PDI = High; PDQ = Low | | | 423 | | mA | | | | PDI = PDQ = High | | | 2 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 344 | | mA | | | Track-and-hold and clock | PDI = Low; PDQ = High | | | 212 | n n n n n n n n n n n n n n n n n n n | mA | | I <sub>TC</sub> | supply current | PDI = High; PDQ = Low | | | 212 | | mA | | | | PDI = PDQ = High | | | 1 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 273 | | mA | | | Output driver supply | PDI = Low; PDQ = High | | | 141 | | mA | | $I_{DR}$ | current | PDI = High; PDQ = Low | | | 141 | | mA | | | | PDI = PDQ = High | | | 8 | | μΑ | | | | PDI = PDQ = Low | [1, 2, 3] | | 46 | | mA | | | Digital encoder supply | PDI = Low; PDQ = High | | | 24 | | mA | | ΙE | current | PDI = High; PDQ = Low | | | 22 | | mA | | | | PDI = PDQ = High | | | 0.03 | | μΑ | | | | PDI = PDQ = Low | [1, 2, 3] | | 1417 | 1620 | mA | | | Tatal access at | PDI = Low; PDQ = High | [1, 2, 3] | | 801 | 940 | mA | | I <sub>T</sub> | Total current | PDI = High; PDQ = Low | [1, 2, 3] | | 799 | 940 | mA | | | | PDI = PDQ = High | | | 2.7 | | mA | | | | PDI = PDQ = Low | [1, 2, 3] | | 2.7 | 3.1 | W | | n | Dower consumption | PDI = Low; PDQ = High | | | 1.5 | | W | | P <sub>C</sub> | Power consumption | PDI = High; PDQ = Low | | | 1.5 | | W | | | | PDI = PDQ = High | | | 5.2 | | mW | #### 6.13 Converter Electrical Characteristics: AC Electrical Characteristics The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = floating$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONI | DITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------------|----------------|-----|--------------------|-----|--------------------------| | INPUT CL | OCK (CLK) | | | | | | | | | 4 | Maximum input clock | Non-LSPSM | | [9, 10, 11] | 1.6 | | | GHz | | f <sub>CLK (max)</sub> | frequency | LSPSM | | [9, 10, 11] | 800 | | | MHz | | f <sub>CLK (min)</sub> | Minimum input clock frequency | Non-LSPSM | Non-DES mode;<br>LFS = 1 <b>b</b> | [9, 10, 11] | | | 200 | MHz | | | | | DES mode | | | | 250 | | | | | LSPSM | Non-DES mode | [9, 10, 11] | | | 200 | MHz | | | Input clock duty cycle (4) | $f_{CLK(min)} \le f_{CLK} \le f_{CLK}$ (m | $f_{CLK(min)} \le f_{CLK} \le f_{CLK} $ (max) | | 20% | 50% | 80% | | | t <sub>CL</sub> | Input clock low time <sup>(4)</sup> | | | | 200 | 500 | | ps | | t <sub>CH</sub> | Input clock high time (4) | | | | 200 | 500 | | ps | | DCLK_RS | ST | | | | | | | | | t <sub>SR</sub> | Setup time<br>DCLK_RST± | | | | | 45 | | ps | | t <sub>HR</sub> | Hold time DCLK_RST± | | | | | 45 | | ps | | t <sub>PWR</sub> | Pulse width<br>DCLK_RST± | | | | | 5 | | Input<br>Clock<br>Cycles | | DATA CL | OCK (DCLKI, DCLKQ) | 1 | | | | | | | | | DCLK duty cycle | | | | | 50% | | | | | DCLK synchronization | 90° mode | | | | 4 | | Input | | t <sub>SYNC_DLY</sub> | delay | 0° mode | | | | 5 | | Clock<br>Cycles | | t <sub>LHT</sub> | Differential low-to-high transition time | 10% to 90%, C <sub>L</sub> = 2.5-p | F | | | 200 | | ps | | t <sub>HLT</sub> | Differential high-to-low transition time | 10% to 90%, C <sub>L</sub> = 2.5-pF | | | | 200 | | ps | | t <sub>SU</sub> | Data-to-DCLK set-up time | DDR mode, 90° DCLK | | | | 500 | | ps | | t <sub>H</sub> | DCLK-to-data hold time | DDR mode, 90° DCLK | | | | 500 | | ps | | tosk | DCLK-to-data output skew | 50% of DCLK transition | 50% of DCLK transition to 50% of data transition | | | ±50 | | ps | - (2) The maximum clock frequency for non-demux mode is 1 GHz. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). - (4) This parameter is specified by design and/or characterization and is not tested in production. ZHCSGI8 – APRIL 2017 www.ti.com.cn #### **Converter Electrical Characteristics: AC Electrical Characteristics (continued)** The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | CONDITIONS | SUB-<br>GROUPS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | |------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------|-----|--------------------|------|-------------------------| | DATA I | NPUT-TO-OUTPUT | | | | | | | | t <sub>AD</sub> | Sampling (aperture) delay | Input CLK+ rise to acquisition of data | | | 1.3 | | ns | | t <sub>AJ</sub> | Aperture jitter | | | | 0.2 | | ps<br>(rms) | | t <sub>OD</sub> | Input clock-to data output delay (in addition to t <sub>LAT</sub> ) | 50% of input clock transition to 50% of data transition | | | 3.2 | | ns | | | Latency in | DI, DQ outputs | [4, 5, 6] | | | 34 | Input | | | 1:2 demux non-DES mode <sup>(4)</sup> | Dld, DQd outputs | [4, 5, 6] | | | 35 | Cycloc | | | | DI outputs | [4, 5, 6] | | | 34 | | | | Latency in 1:4 demux DES | DQ outputs | [4, 5, 6] | | | 34.5 | Input<br>Clock | | | mode <sup>(4)</sup> | Dld outputs | [4, 5, 6] | | | 35 | Cycles | | t <sub>LAT</sub> | | DQd outputs | [4, 5, 6] | | | 35.5 | | | | Latency in | DI outputs | [4, 5, 6] | | | 34 | Input | | | non-demux non-DES mode (4) | DQ outputs | [4, 5, 6] | | | 34 | Clock<br>Cycles | | | Latency in | DI outputs | [4, 5, 6] | | | 34 | Input | | | non-demux DES<br>mode <sup>(4)</sup> | DQ outputs | [4, 5, 6] | | | 34.5 | Clock<br>Cycles | | t <sub>ORR</sub> | Over range recovery time | Differential V <sub>IN</sub> step from ±1.2 V to 0 V to get accurate conversion | | | 1 | | Input<br>Clock<br>Cycle | | | PD low-to-rated | Non-DES mode | | | 500 | | ns | | t <sub>WU</sub> | accuracy conversion<br>(wake-up time) | DES mode | | | 1 | | μs | #### 6.14 Electrical Characteristics: Delta Parameters over operating free-air temperature range (unless otherwise noted) (1)(2)(3)(4) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------|-----------------|-----|-----|-----|------| | I <sub>A</sub> | Analog supply current | | -6 | | 6 | mA | | I <sub>TC</sub> | Track and hold supply current | | -4 | | 4 | mA | | $I_{DR}$ | Output driver supply current | | -15 | | 15 | mA | | IE | Digital encoder supply current | | -30 | | 30 | mA | - (1) Delta parameters are measured on the automated test equipment (ATE) as part of the ATE program at both pre and post burn-in. - (2) The four delta parameter currents are measured at the beginning of the ATE program. The voltage supply is then pulsed to the absolute max and the remainder of the ATE program is executed. After the ATE program is executed, the four delta parameter currents are measured again. The differences in the measured supply currents at the beginning and end of the ATE program are the delta parameters. - Delta parameters are measured at $T_A = 25^{\circ}$ C prior to burn-in and at $T_A = -55^{\circ}$ C, $25^{\circ}$ C, and $125^{\circ}$ C after burn-in. The differences between supply currents measured before and after burn-in are not included in the delta parameter analysis. - (4) For delta parameters outside of the distribution, the corresponding parts are rejected. #### 6.15 Timing Requirements: Serial Port Interface over operating free-air temperature range (unless otherwise noted) The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = High; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST<br>CONDITIONS | SUB-<br>GROUPS | MIN | NOM <sup>(3)</sup> | MAX | UNIT | |-------------------------|-----------------------------------------------|--------------------|----------------|-----|--------------------|-----|------| | f <sub>SCLK</sub> (max) | Maximum serial clock frequency | See <sup>(4)</sup> | | 15 | | | MHz | | f <sub>SCLK (min)</sub> | Minimum serial clock frequency | See <sup>(4)</sup> | | | | 0 | MHz | | | Serial clock low time | | [9, 10, 11] | 30 | | | ns | | | Serial clock high time | | [9, 10, 11] | 30 | | | ns | | t <sub>SSU</sub> | Serial data to serial clock rising setup time | See <sup>(4)</sup> | | 2.5 | | | ns | | t <sub>SH</sub> | Serial data to serial clock rising hold time | See <sup>(4)</sup> | | 1 | | | ns | | t <sub>SCS</sub> | SCS to serial clock rising setup time | | | | 2.5 | | ns | | t <sub>HCS</sub> | SCS to serial clock falling hold time | | | | 1.5 | | ns | | t <sub>BSU</sub> | Bus turnaround time | | | | 10 | | ns | - (2) The maximum clock frequency for non-demux mode is 1 GHz. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). - (4) This parameter is specified by design and/or characterization and is not tested in production. TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### 6.16 Timing Requirements: Calibration over operating free-air temperature range (unless otherwise noted) The following specifications apply after calibration for $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}$ ; I and Q channels AC-coupled, FSR pin = high; $C_L = 10 \text{ pF}$ ; differential AC-coupled sine wave input clock, $f_{CLK} = 1.6 \text{ GHz}$ at 0.5 $V_{P-P}$ with 50% duty cycle; $V_{BG} = \text{floating}$ ; non-extended control mode; Rext = Rtrim = 3300 $\Omega$ ±0.1%; analog signal source impedance = 100- $\Omega$ differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on. (1)(2) | | PARAMETER | TEST<br>CONDITIONS | SUB-<br>GROUPS | MIN | NOM <sup>(3)</sup> | MAX | UNIT | |--------------------|------------------------|--------------------|----------------|------|---------------------|-----|--------------| | | | Non-ECM | | | | | | | t <sub>CAL</sub> | Calibration cycle time | ECM; CSS = 0b | | | $4.1 \times 10^{7}$ | | Clock Cycles | | | | ECM; CSS = 1b | | | | | | | t <sub>CAL_L</sub> | CAL pin low time | See Figure 8, note | [9, 10, 11] | 1280 | | | Clock Cycles | | t <sub>CAL_H</sub> | CAL pin high time | See Figure 8, note | [9, 10, 11] | 1280 | | | Clock Cycles | 1) The analog inputs are protected as shown below. Input voltage magnitudes beyond the *Absolute Maximum Ratings* may damage this device. - (2) The maximum clock frequency for non-demux mode is 1 GHz. - (3) Typical figures are at T<sub>A</sub> = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL). - (4) This parameter is specified by design and/or characterization and is not tested in production. #### 6.17 Quality Conformance Inspection MIL-STD-883, Method 5005 - Group A | SUBGROUP | DESCRIPTION | TEMPERATURE (°C) | |----------|---------------------|------------------| | 1 | Static tests at | +25 | | 2 | Static tests at | +125 | | 3 | Static tests at | -55 | | 4 | Dynamic tests at | +25 | | 5 | Dynamic tests at | +125 | | 6 | Dynamic tests at | -55 | | 7 | Functional tests at | +25 | | 8A | Functional tests at | +125 | | 8B | Functional tests at | -55 | | 9 | Switching tests at | +25 | | 10 | Switching tests at | +125 | | 11 | Switching tests at | -55 | | 12 | Setting time at | +25 | | 13 | Setting time at | +125 | | 14 | Setting time at | -55 | #### 6.18 Timing Diagrams Figure 1. Clocking in Non-LSPSM, 1:2 Demux, Non-DES Mode\* Figure 2. Clocking in Non-LSPSM, Non-Demux, Non-DES Mode\* Figure 3. Clocking in Non-LSPSM, 1:4 Demux DES Mode\* Figure 4. Clocking in Non-LSPSM, Non-Demux Mode DES Mode\* Figure 5. Clocking in LSPSM, 1:2 Demux Mode, Non-DES Mode\* Figure 6. Clocking in LSPSM, Non-Demux Mode, Non-DES Mode\* <sup>\*</sup> The timing for Figure 1 through Figure 6 is shown for the one input only (I or Q). However, both I and Q inputs may be used. For this case, the I channel functions precisely the same as the Q channel, with VinI, DCLKI, DId, and DI instead of VinQ, DCLKQ, DQd, and DQ. Both I and Q channel use the same CLK. Figure 7. Data Clock Reset Timing (Demux Mode) Figure 8. On-Command Calibration Timing Figure 9. Serial Interface Timing Figure 10. Input / Output Transfer Characteristic ZHCSGI8-APRIL 2017 www.ti.com.cn #### 6.19 Typical Characteristics $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}, f_{CLK} = 1600 \text{ MHz}$ in non-LSPSM and 800 MHz in LSPSM, $f_{IN} = 248 \text{ MHz}, T_A = 25^{\circ}\text{C}, 1:2 \text{ demux}$ non-DES mode, and calibration performed after temperature, supply voltage or sample rate change, unless otherwise stated. #### **Typical Characteristics (continued)** $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}, f_{CLK} = 1600 \text{ MHz}$ in non-LSPSM and 800 MHz in LSPSM, $f_{IN} = 248 \text{ MHz}, T_A = 25^{\circ}\text{C}$ , 1:2 demux non-DES mode, and calibration performed after temperature, supply voltage or sample rate change, unless otherwise stated. #### **Typical Characteristics (continued)** $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}, f_{CLK} = 1600 \text{ MHz}$ in non-LSPSM and 800 MHz in LSPSM, $f_{IN} = 248 \text{ MHz}, T_A = 25^{\circ}\text{C}, 1:2 \text{ demux}$ non-DES mode, and calibration performed after temperature, supply voltage or sample rate change, unless otherwise stated. **ISTRUMENTS** #### **Typical Characteristics (continued)** $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}, f_{CLK} = 1600 \text{ MHz}$ in non-LSPSM and 800 MHz in LSPSM, $f_{IN} = 248 \text{ MHz}, T_A = 25^{\circ}\text{C}$ , 1:2 demux non-DES mode, and calibration performed after temperature, supply voltage or sample rate change, unless otherwise stated. TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### **Typical Characteristics (continued)** $V_A = V_{DR} = V_{TC} = V_E = 1.9 \text{ V}, f_{CLK} = 1600 \text{ MHz}$ in non-LSPSM and 800 MHz in LSPSM, $f_{IN} = 248 \text{ MHz}, T_A = 25^{\circ}\text{C}$ , 1:2 demux non-DES mode, and calibration performed after temperature, supply voltage or sample rate change, unless otherwise stated. ## 7 Detailed Description #### 7.1 Overview The ADC12D1620 device is a versatile analog-to-digital converter (ADC) with an innovative architecture, which permits very high-speed operation. The controls available ease the application of the device to circuit solutions. Optimum performance requires adherence to the provisions discussed here and in the *Application Information*. This section covers an overview, a description of control modes (extended control mode and non-extended control mode), and features. The ADC12D1620 device uses a calibrated folding and interpolating architecture that achieves a high effective number of bits (ENOB). The use of folding amplifiers greatly reduces the number of comparators and power consumption. Interpolation reduces the number of front-end amplifiers required, minimizing the load on the input signal and further reducing power requirements. In addition to correcting other non-idealities, on-chip calibration reduces the INL bow often seen with folding architectures. The result is an extremely fast, high-performance, low-power converter. ## 7.1.1 Operation Summary A differential analog input is digitized into 12 bits. Differential input signals below the negative full-scale range cause the output word to be all zeroes. Differential inputs above the positive full-scale range results in the output word being all ones. If either case happens, the out-of-range output for the respective channel has a logic-high signal. There are 4 major sampling modes: - 1. Dual-channel ADC with a sampling range of 200 to 1600 MSPS. - 2. Single channel, interleaved ADC in dual-edge sampling with a sampling range of 500 to 3200 MSPS. - 3. Dual-channel ADC in LSPSM with a sampling range of 200 to 800 MSPS. - 4. Single channel, interleaved ADC in LSPSM and dual-edge sampling with a sampling range of 500 to 1600 MSPS. The device has many operating options. Some of these options can be controlled through pin configurations in non-extended control mode (non-ECM or sometimes known as pin-control mode). An expanded feature set is available in extended control mode (ECM) through the serial interface. Each channel has a selectable output demultiplexer that feeds two LVDS buses. Depending upon the sampling mode and the demux option chosen, the output data rate can be the same, one half, or one quarter the sample rate. ## 7.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn ## 7.3 Feature Description The ADC12D1620 offers many features to make the device convenient to use in a wide variety of applications. Table 1 is a summary of the features available, as well as details for the control mode chosen. *N/A* means *Not Applicable*. **Table 1. Features and Modes** | | Table | e i. reatures a | ina modes | | |-----------------------------------------------|--------------------------------------------|---------------------------------|----------------------------------------------------------------------|-----------------------------------------| | FEATURE | NON-ECM | CONTROL PIN<br>ACTIVE IN<br>ECM | ECM | DEFAULT ECM STATE | | INPUT CONTROL AND ADJUST | T | | | | | AC- and DC-coupled mode selection | Selected through V <sub>CMO</sub> (Pin C2) | Yes | Not available | N/A | | Input full-scale range adjust | Selected through FSR<br>(Pin Y3) | No | Selected through the<br>Configuration Register<br>(Addr: 3h and Bh) | Mid FSR value | | Input offset adjust setting | Not available | N/A | Selected through the<br>Configuration Register<br>(Addr: 2h and Ah) | Offset = 0 mV | | Low-sampling power-saving mode | Selected through<br>LSPSM<br>(Pin V4) | Yes | Not available | N/A | | DES / Non-DES mode selection | Selected through DES<br>(Pin V5) | No | Selected through the DES bit (Addr: 0h; Bit: 7) | Non-DES mode | | DES mode input selection | Not available | N/A | Selected through the DEQ, DIQ<br>bits<br>(Addr: 0h; Bits: 6:5) | N/A | | DESCLKIQ mode | Not available | N/A | Selected through the DCK bit (Addr: Eh; Bit: 6) | N/A | | DES timing adjust | Not available | N/A | Selected through the DES<br>Timing Adjust Reg<br>(Addr: 7h) | Mid skew offset | | Sampling clock phase adjust | Not available | N/A | Selected through the<br>Configuration Register<br>(Addr: Ch and Dh) | t <sub>AD</sub> adjust disabled | | OUTPUT CONTROL AND ADJU | IST | | | | | DDR clock phase selection | Selected through DDRPh (Pin W4) | No | Selected through the DPS bit (Addr: 0h; Bit: 14) | 0° mode | | DDR / SDR DCLK selection | Not available | N/A | Selected through the SDR bit (Addr: 0h; Bit: 2) | DDR mode | | SDR rising / falling DCLK<br>Selection | Not available | N/A | Selected through the DPS bit (Addr: 0h; Bit: 14) | N/A | | LVDS differential voltage amplitude selection | Higher amplitude only | N/A | Selected through the OVS bit (Addr: 0h; Bit: 13) | Higher amplitude | | LVDS common-mode voltage amplitude selection | Selected through V <sub>BG</sub> (Pin B1) | Yes | Not available | N/A | | Output formatting selection | Offset binary only | N/A | Selected through the 2SC bit (Addr: 0h; Bit: 4) | Offset binary | | Test pattern mode at output | Selected through TPM (Pin A4) | No | Selected through the TPM bit (Addr: 0h; Bit: 12) | TPM disabled | | Demux/Non-demux mode selection | Selected through NDM (Pin A5) | Yes | Not available | N/A | | AutoSync | Not available | N/A | Selected through the<br>Configuration Register<br>(Addr: Eh) | Master mode,<br>RCOut1, RCOut2 disabled | | DCLK reset | Not available | N/A | Selected through the<br>Configuration Register<br>(Addr: Eh; Bit: 0) | DCLK reset disabled | | Time stamp | Not available | N/A | Selected through the TSE bit (Addr: 0h; Bit: 3) | Time stamp disabled | ## **Feature Description (continued)** Table 1. Features and Modes (continued) | , , | | | | | | |---------------------------------|----------------------------------|---------------------------------|--------------------------------------------------------------|---------------------------------|--| | FEATURE | NON-ECM | CONTROL PIN<br>ACTIVE IN<br>ECM | ECM | DEFAULT ECM STATE | | | CALIBRATION | | | | | | | On-command calibration | Selected through CAL (Pin D6) | Yes | Selected through the CAL bit (Addr: 0h; Bit: 15) | N/A<br>(CAL = 0) | | | Calibration Adjust | Not available | N/A | Selected through the<br>Configuration Register<br>(Addr: 4h) | t <sub>CAL</sub> | | | Read/Write calibration settings | Not available | N/A | Selected through the SSC bit (Addr: 4h; Bit: 7) | R/W calibration values disabled | | | POWER-DOWN | | | | | | | Power down I channel | Selected through PDI<br>(Pin U3) | Yes | Selected through the PDI bit (Addr: 0h; Bit: 11) | I-channel operational | | | Power down Q channel | Selected through PDQ (Pin V3) | Yes | Selected through the PDQ bit (Addr: 0h; Bit: 10) | Q-channel operational | | ## 7.3.1 Input Control and Adjust There are several features and configurations for the input of the ADC12D1620 device that enable it to be used in many different applications. AC- and DC-coupled modes, input full-scale range adjust, input offset adjust, LSPSM, DES/non-DES modes, and sampling clock phase adjust are discussed in the following sections. ## 7.3.1.1 AC- and DC-Coupled Modes The analog inputs may be AC- or DC-coupled. See AC- or DC-Coupled Mode Pin ( $V_{CMO}$ ) for information on how to select the desired mode. For applications information, see DC-Coupled Input Signals and AC-Coupled Input Signals. ## 7.3.1.2 Input Full-Scale Range Adjust The input full-scale range for the ADC12D1620 may be adjusted through non-ECM or ECM. In non-ECM, a control pin selects a higher or lower value; see *Full-Scale Input-Range Pin (FSR)*. In ECM, the full-scale input range of the I- and Q-channel inputs may be independently set with 15 bits precision through the I- and Q-channel Full-Scale Range Adjust Registers (Addr: 3h and Addr: Bh, respectively). See V<sub>IN\_FSR</sub> in *Converter Electrical Characteristics: Analog Input/Output and Reference Characteristics* for electrical specification details. Note that the higher and lower full-scale input range settings in non-ECM correspond to the middle and minimum full-scale input range settings in ECM. An on-command calibration must be executed following a change of the input full-scale range. See Table 16 and Table 24 for information about the registers. #### 7.3.1.3 Input Offset Adjust The input offset adjust for the ADC12D1620 may be adjusted in ECM with 12 bits precision plus sign through the I- and Q-channel Offset Adjust Registers (Addr: 2h and Addr: Ah, respectively). See *Table 15* and *Table 23* for information about the registers. ## 7.3.1.4 Low-Sampling Power-Saving Mode (LSPSM) For applications with input clock speeds 200 to 800 MHz, the ADC12D1620 device can be switched to the LSPSM for a reduction in power consumption of approximately 20%. See *Low-Sampling Power-Saving Mode Pin (LSPSM)* for information on how to select the desired mode and details on operation in this mode. #### 7.3.1.5 DES Timing Adjust The performance of the ADC12D1620 in DES mode depends on how well the two channels are interleaved (that is, that the clock samples either channel with precisely a 50% duty-cycle); each channel has the same offset (nominally code 2047/2048), and each channel has the same full-scale range. The ADC12D1620 device includes an automatic clock phase background adjustment in DES mode to automatically and continuously adjust the clock phase of the I and Q channels. In addition to this, the residual fixed timing skew offset may be further manually adjusted, and further reduce timing spurs for specific applications. See DES Timing Adjust (Addr: 7h). As the DES timing adjust is programmed from 0d to 127d, the magnitude of the Fs/2-Fin timing interleaving spur decreases to a local minimum and then increases again. The default, nominal setting of 64d may or may not coincide with this local minimum. The user may manually skew the global timing to achieve the lowest possible timing interleaving spur. ## 7.3.1.6 Sampling Clock Phase Adjust The sampling clock (CLK) phase may be delayed internally to the ADC up to 825 ps in ECM. This feature helps the system designer remove small imbalances in clock distribution traces at the board level when multiple ADCs are used, or to simplify complex system functions such as beam steering for phase-array antennas. Additional delay in the clock path also creates additional jitter when using the sampling clock phase adjust. Because the sampling clock phase adjust delays all clocks, including the DCLKs and output data, the user is strongly advised to use the minimal amount of adjustment and verify the net benefit of this feature in their system before relying on it. ## 7.3.2 Output Control and Adjust There are several features and configurations for the ADC12D1620 output that make the device ideal for many different applications. This section covers DDR clock phase, LVDS output differential and common-mode voltage, output formatting, test pattern mode, and time stamp. #### 7.3.2.1 SDR / DDR Clock The ADC12D1620 output data can be delivered in double data rate (DDR) or single data rate (SDR). For DDR, the DCLK frequency is half the data rate, and data is sent to the outputs on both edges of DCLK; see Figure 40. The DCLK-to-data phase relationship may be either 0° or 90°. For 0° mode, the data transitions on each edge of the DCLK. Any offset from this timing is t<sub>OSK</sub>; (see *Converter Electrical Characteristics: AC Electrical Characteristics* for details). For 90° mode, the DCLK transitions in the middle of each data cell. Setup and hold times for this transition, t<sub>SU</sub> and t<sub>H</sub>, may also be found in *Converter Electrical Characteristics: AC Electrical Characteristics*. The DCLK-to-data phase relationship may be selected through the DDRPh pin in non-ECM (see *Dual Data-Rate Phase Pin (DDRPh)*) or the DPS bit in the Configuration Register (Addr: 0h; Bit: 14) in ECM. Note that for DDR mode, the 1:2 demux mode is not available in LSPSM. Figure 40. DDR DCLK-to-Data Phase Relationship For SDR, the DCLK frequency is the same as the data rate, and data is sent to the outputs on a single edge of DCLK; see Figure 41. The data may transition on either the rising or falling edge of DCLK. Any offset from this timing is t<sub>OSK</sub>; see *Converter Electrical Characteristics: AC Electrical Characteristics* for details. The DCLK rising or falling edge may be selected through the SDR bit in the Configuration Register (Addr: 0h; Bit: 2) in ECM only. Figure 41. SDR DCLK-to-Data Phase Relationship ## 7.3.2.2 LVDS Output Differential Voltage The ADC12D1620 device is available with a selectable higher or lower LVDS output differential voltage. This parameter is V<sub>OD</sub>, found in *Converter Electrical Characteristics: Digital Control and Output Pin Characteristics.* The desired voltage may be selected through the OVS bit in the Configuration Register (Addr: 0h, Bit: 13). For many applications, such as when the LVDS outputs are very close to an FPGA on the same board, the lower setting is sufficient for good performance; this also reduces the possibility for EMI from the LVDS outputs to other signals on the board. See *Configuration Register 1* for more information. ## 7.3.2.3 LVDS Output Common-Mode Voltage The ADC12D1620 is available with a selectable higher or lower LVDS output common-mode voltage. This parameter is $V_{OS}$ , found in *Converter Electrical Characteristics: Digital Control and Output Pin Characteristics*. See *LVDS Output Common-Mode Pin* ( $V_{BG}$ ) for information on how to select the desired voltage. ## 7.3.2.4 Output Formatting The formatting at the digital data outputs may be either offset binary or two's complement. The default formatting is offset binary, but two's complement may be selected through the 2SC bit of the Configuration Register (Addr: 0h; Bit: 4); see *Configuration Register 1* for more information. #### 7.3.2.5 Test-Pattern Mode The ADC12D1620 can provide a test pattern at the four output buses, independent of the input signal, that aids in system debug. In test-pattern mode, the ADC is disengaged, and a test pattern generator is connected to the outputs, including ORI and ORQ. The test pattern output is the same in DES mode or non-DES mode. Each port is given a unique 12-bit word, alternating between 1's and 0's. When the device is programmed into the demux mode, the order of the test pattern is described in Table 2. If the I or Q channel is powered down, the test pattern is not output for that channel. TIME Qd ld Q **ORQ** ORI **COMMENTS** 000h 004**h** 010**h** 0**b** 0**b** T<sub>0</sub> 008h T1 **FFFh FFBh** FF7h **FEFh** 1**b** 1b Pattern Sequence T2 000h 004**h** 008h 010**h** 0**b** 0**b** n **FFFh FEFh** 1**b** 1**b** T3 **FFBh** FF7h T4 000h 004**h** 008h 010**h** 0**b** 0bT5 000h 004**h** 008**h** 010**h** 0**b** 0**b** T6 **FFFh FFBh** FF7h **FEFh** 1**b** 1b Pattern Sequence T7 000h 004**h** 008**h** 010**h** 0**b** 0**b** n+1 **FFBh FEFh T8 FFFh** FF7h 1**b** 1**b** Т9 000h 004**h** 008h 010**h** 0**b** 0**b** Table 2. Test Pattern by Output Port in Non-LSPSM Demux Mode TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn Table 2. Test Pattern by Output Port in Non-LSPSM Demux Mode (continued) | TIME | Qd | ld | Q | I | ORQ | ORI | COMMENTS | |------|--------------|--------------|--------------|--------------|------------|------------|------------------| | T10 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T11 | FFFh | FFB <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern Sequence | | T12 | 000 <b>h</b> | 004 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | n+2 | | T13 | | | | | | | | When the device is programmed into the non-demux mode, the test pattern's order is described in Table 3. Table 3. Test Pattern by Output Port in Non-LSPSM Non-Demux Mode | TIME | Q | 1 | ORQ | ORI | COMMENTS | |------|--------------|--------------|------------|------------|----------------------| | T0 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T1 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T2 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т3 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T4 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Pattern Sequence | | T5 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | n | | Т6 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T7 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т8 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | Т9 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T10 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T11 | 000 <b>h</b> | 004 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T12 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1b | Pattern Sequence n+1 | | T13 | FFFh | FFB <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T14 | | | | | | Table 4. Test Pattern by Output Port in LSPSM Demux Mode | TIME | Qd | ld | Q | ı | ORQ | ORI | COMMENTS | |------|--------------|--------------|--------------|--------------|------------|------------|---------------------------| | T0 | FF7h | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T1 | FF7 <b>h</b> | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T2 | 008 <b>h</b> | 010 <b>h</b> | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern sequence <b>n</b> | | Т3 | 008 <b>h</b> | 010 <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | " | | T4 | 008 <b>h</b> | 010 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T5 | FF7 <b>h</b> | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T6 | FF7 <b>h</b> | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T7 | 008 <b>h</b> | 010 <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | Pattern sequence n+1 | | Т8 | 008 <b>h</b> | 010 <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T9 | 008 <b>h</b> | 010 <b>h</b> | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T10 | FF7 <b>h</b> | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | | | T11 | FF7 <b>h</b> | FEFh | 008 <b>h</b> | 010 <b>h</b> | 1 <b>b</b> | 1 <b>b</b> | Pattern sequence | | T12 | 008 <b>h</b> | 010 <b>h</b> | FF7 <b>h</b> | FEFh | 1 <b>b</b> | 1 <b>b</b> | n+2 | | T13 | | ••• | ••• | | ••• | ••• | | Table 5. Test Pattern by Output Port in LSPSM Non-Demux Mode | TIME | Q | I | ORQ | ORI | COMMENTS | |------|--------------|--------------|------------|------------|---------------------------| | T0 | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T1 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T2 | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Pattern sequence <b>n</b> | | T3 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T4 | 008 <b>h</b> | 010 <b>h</b> | <b>d</b> 0 | 0 <b>b</b> | | | T5 | 008 <b>h</b> | 010 <b>h</b> | <b>d</b> 0 | 0 <b>b</b> | | | T6 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T7 | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | Pattern sequence n+1 | | T8 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T9 | 008 <b>h</b> | 010 <b>h</b> | <b>d</b> 0 | 0 <b>b</b> | | | T10 | 008 <b>h</b> | 010 <b>h</b> | 0 <b>b</b> | 0 <b>b</b> | | | T11 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T12 | 008 <b>h</b> | 010 <b>h</b> | <b>d</b> 0 | 0 <b>b</b> | Pattern sequence n+2 | | T13 | FF7h | FEFh | 1 <b>b</b> | 1 <b>b</b> | | | T14 | | | | | | #### 7.3.2.6 Time Stamp The time-stamp feature enables the user to capture the timing of an external trigger event, relative to the sampled signal. When enabled through the TSE bit of the Configuration Register (Addr: 0h; Bit: 3), the LSB of the digital outputs (DQd, DQ, DId, DI) captures the trigger information. In effect, the 12-bit converter becomes an 11-bit converter, and the LSB acts as a 1-bit converter with the same latency as the 11-bit converter. Apply the trigger to the DCLK\_RST input. It may be asynchronous to the ADC sampling clock. #### 7.3.3 Calibration Feature The ADC12D1620 calibration must be run to achieve specified performance. The calibration procedure is exactly the same regardless of how it was initiated or when it is run. Calibration trims the analog input differential termination resistors, the CLK input resistor, and sets internal bias currents that affect the linearity of the converter. This minimizes full-scale error, offset error, DNL and INL, which results in the maximum dynamic performance, as measured by the SNR, THD, SINAD (SNDR), and ENOB pins. #### 7.3.3.1 Calibration Control Pins and Bits Table 6 is a summary of the pins and bits used for calibration. See *Pin Configuration and Functions* for complete pin information and Figure 8 for the timing diagram. **Table 6. Calibration Pins** | PIN (Bit) | NAME | FUNCTION | |------------------------------------|-----------------------------------------------------|-----------------------------------------------------------| | D6<br>(Addr: 0 <b>h</b> ; Bit: 15) | CAL<br>(Calibration) | Initiate calibration; see Calibration Pin (CAL) | | (Addr: 4h) | Calibration Adjust | Adjust calibration sequence | | B5 | CalRun<br>(Calibration Running) | Indicates while calibration is running | | C1/D2 | Rtrim+, Rtrim–<br>(Input termination trim resistor) | External resistor used to calibrate analog and CLK inputs | | C3/D3 | Rext+, Rext–<br>(External Reference resistor) | External resistor used to calibrate internal linearity | #### 7.3.3.2 How to Execute a Calibration Calibration may be initiated by holding the CAL pin low for at least $t_{CAL\_L}$ clock cycles, then holding it high for at least $t_{CAL\_H}$ clock cycles, as defined in *Timing Requirements: Calibration*. The minimum $t_{CAL\_L}$ and $t_{CAL\_H}$ input clock cycle sequences are required to ensure that random noise does not cause a calibration to begin when it is not desired. The time taken by the calibration procedure is specified as $t_{CAL}$ . The CAL pin is active in both ECM and non-ECM. However, in ECM, the CAL pin is logically OR'd with the CAL bit, so both the pin and bit must be set low before executing another calibration with either pin or bit. TI recommends holding the CAL pin high during normal usage of the ADC12D1620 device to reduce the chance that an SEU causes a calibration cycle. ## 7.3.3.3 On-Command Calibration In addition to executing a calibration after power-on and device stabilization, in order to obtain optimal parametric performance TI recommends execution of an on-command calibration whenever the settings or conditions to the device are significantly altered. Some examples include: changing the FSR through either ECM or Non-ECM, power-cycling either channel, and switching into or out of DES mode. For best performance, it is also recommended that an on-command calibration be run 20 seconds or more after application of power and whenever the operating temperature changes significantly relative to the specific system performance requirements. See *Figure 31* for the impact temperature change can have on the performance of the device without re-calibration. Due to the nature of the calibration feature, TI recommends avoiding unnecessary activities on the device while the calibration is taking place. For example, do not read or write to the serial interface or use the DCLK reset feature while calibrating the ADC; doing so impairs the performance of the device until it is re-calibrated correctly. Also, TI recommends not to apply a strong narrow-band signal to the analog inputs during calibration because this may impair the accuracy of the calibration; broad spectrum noise is acceptable. ## 7.3.3.4 Calibration Adjust The sequence of the calibration event itself may be adjusted. This feature can be used if a shorter calibration time than the default is required; see t<sub>CAL</sub> in *Converter Electrical Characteristics: AC Electrical Characteristics*. However, the performance of the device may be compromised when using this feature. The calibration sequence may be adjusted through the CSS bit of the Calibration Adjust register (Addr: 4h; Bit: 14). The default setting of CSS = 1b executes both $R_{IN}$ and $R_{IN\_CLK}$ calibration (using Rtrim) and internal linearity calibration (using Rext). Executing a calibration with CSS = 0b executes only the internal linearity calibration. The first time that calibration is executed, it must be with CSS = 1b to trim $R_{IN}$ and $R_{IN\_CLK}$ . However, once the device is at its operating temperature, and $R_{IN}$ has been trimmed at least one time, it does not drift significantly. #### 7.3.3.4.1 Read/Write Calibration Settings When the ADC performs a calibration, the calibration constants are stored in an array which is accessible through the Calibration Values register (Addr: 5h). To save the time it takes to execute a calibration, $t_{CAL}$ , or to allow re-use of a previous calibration result, these values can be read from and written to the register at a later time. For example, if an application requires the same input impedance, $R_{IN}$ , this feature can be used to load a previously determined set of values. For the calibration values to be valid, the ADC must be operating under the same conditions, including temperature, at which the calibration values were originally determined by the ADC. To read calibration values from the SPI, do the following: - 1. Set ADC to desired operating conditions. - 2. Set the SSC bit (Addr: 4h; Bit: 7) to 1. - 3. Read exactly 240 times the Calibration Values register (Addr: 5h). The register values are R0, R1, R2... R239 where R0 is a dummy value. The contents of R<239:1> should be stored. - 4. Set the SSC bit (Addr: 4h; Bit: 7) to 0. - 5. Continue with normal operation. To write calibration values to the SPI, do the following: - 1. Set ADC to operating conditions at which Calibration Values were previously read. - 2. Set the SSC bit (Addr: 4h; Bit: 7) to 1. - 3. Write exactly 239 times the Calibration Values register (Addr: 5h). The registers should be written with stored register values R1, R2... R239. - 4. Make two additional dummy writes of 0000h. - 5. Set the SSC bit (Addr: 4h; Bit: 7) to 0. - 6. Continue with normal operation. #### 7.3.3.5 Calibration and Power-Down If PDI and PDQ are simultaneously asserted during a calibration cycle, the ADC12D1620 device immediately powers down. The calibration cycle continues when either or both channels are powered back up, but the calibration is compromised due to the incomplete settling of bias currents directly after power up. Therefore, a new calibration must be executed upon powering the ADC12D1620 back up. In general, the ADC12D1620 must be re-calibrated when either or both channels are powered back up, or after one channel is powered down. For best results, this must be done after the device has stabilized to its operating temperature. #### 7.3.3.6 Calibration and the Digital Outputs During calibration, the digital outputs (including DI, DId, DQ, DQd and OR) are set logic-low, to reduce noise. The DCLK runs continuously during calibration. After the calibration is completed and the CalRun signal is logic-low, it takes an additional 60 sampling clock cycles before the output of the ADC12D1620 is valid converted data from the analog inputs. This is the time it takes for the pipeline to flush, as well as for other internal processes. #### 7.3.4 Power Down On the ADC12D1620, the I and Q channels may be powered down individually. This may be accomplished through the control pins, PDI and PDQ, or through ECM. In ECM, the PDI and PDQ pins are logically OR'd with the PDI and PDQ bits of the Control Register (Addr: 0h; Bits: 11:10). See *Power-Down I-Channel Pin (PDI)* and *Power-Down Q-Channel Pin (PDQ)* for more information. #### 7.3.5 Low-Sampling Power-Saving Mode (LSPSM) For applications with input clock speeds of 200 to 800 MHz (sample rates of 200 to 800 MSPS in non-DES mode), the ADC may be put in LSPSM using the LSPSM (V4) pin (see *Low-Sampling Power-Saving Mode Pin (LSPSM)*). LSPSM powers down certain areas of the device, reduces the power consumption by approximately 20%, and may improve the spectral purity of the output. In 1:2 demux mode, the output is in SDR, and the DLCK frequency will be Fs/2. In non-demux mode, the output is switchable between DDR and SDR; see Table 8 for the DCLK frequencies for each mode and output combination. #### 7.4 Device Functional Modes #### 7.4.1 DES/Non-DES Mode The ADC12D1620 device can operate in dual-edge sampling (DES) or non-DES mode. In non-DES mode, inputs are sampled at the sampling clock frequency. Depending on whether channels are powered down, one or two inputs may be sampled. The DES mode enables a single analog input to be sampled by both I and Q channels. One channel samples the input on the rising edge of the sampling clock and the other samples the input signal on the falling edge of the sampling clock. A single input is thus sampled twice per clock cycle, resulting in an overall sample rate of twice the sampling clock frequency. Because DES mode uses both I and Q channels to process the input signal, both channels must be powered up for the DES mode to function properly. See *Dual-Edge Sampling Pin (DES)* for information on how to select the DES mode. In non-ECM only the I input may be used for the DES mode input. In ECM, either the I or Q input may be selected by first using the DES bit (Addr: 0h; Bit: 7) to select the DES mode. Setting the DEQ bit (Addr: 0h; Bit: 6) selects the Q input, while leaving the default value of DEQ=0 selects the I input. Two other DES modes are available. These provide improved input bandwidth compared to DESI and DESQ modes, but require driving the I and Q inputs with identical in-phase signals. The DESIQ mode is selected by setting the DIQ bit (Addr: 0h; Bit: 5). In this mode the I and Q input signals are connected to the I and Q converter channels and also connected to each other internally to enable better I to Q signal matching compared with the DESCLKIQ mode discussed next. DESCLKIQ mode is similar to the DESIQ mode, except that the I and Q channels remain electrically separate internal to the ADC12D1620. For this reason, the I to Q signal matching is slightly worse, and spurious performance is degraded compared to DESIQ mode. DESCLKIQ input bandwidth is slightly better than the DESIQ bandwidth. The DCK bit (Addr: Eh; Bit: 6) is used to select the 180° sampling-clock mode. Table 7 summarizes the relative bandwidth and SFDR performance of the DES sampling modes: | DES MODE | INPUTS DRIVEN | INPUT BANDWIDTH | SFDR PERFORMANCE | |------------|---------------|-----------------|------------------| | DESI, DESQ | I or Q | Lowest | Highest | | DESIQ | I and Q | Mid | Mid | | DESCLKIQ | I and Q | Highest | Lowest | **Table 7. DES Mode Comparison** In the DES mode, the output data must be carefully interleaved in order to reconstruct the sampled signal. If the device is programmed into the 1:4 demux DES mode, the data is effectively demultiplexed by 1:4. If the sampling clock is 1600 MHz, the effective sampling rate is doubled to 3.2 GSPS, and each of the 4 output buses has an output rate of 800 MSPS. All data is available in parallel. To properly reconstruct the sampled waveform, the four words of parallel data that are output with each DCLK must be correctly interleaved. The sampling order is as follows, from the earliest to the latest: DQd, DId, DQ, DI (see Figure 3). If the device is programmed into the nondemux DES mode, two words of parallel data are output with each edge of the DCLK in the following sampling order, from the earliest to the latest: DQ, DI (see Figure 4). #### 7.4.2 Demux/Non-Demux Mode The ADC12D1620 device may be in one of two demultiplex modes: demux mode or non-demux mode (also sometimes referred to as 1:1 demux mode). In non-demux mode, the data from the input is simply output at the sampling rate on one 12-bit bus. In demux mode, the data from the input is output at half the sampling rate, on twice the number of buses. Demux/non-demux mode may only be selected by the NDM pin. In non-DES mode, the output data from each channel may be demultiplexed by a factor of 1:2 (1:2 demux Non-DES mode) or not demultiplexed (non-demux non-DES mode). In DES mode, the output data from both channels interleaved may be demultiplexed (1:4 demux DES mode) or not demultiplexed (non-demux DES mode). See Table 8 for a selection of available modes. ## Table 8. Supported Demux, Data Rate Modes | | OUTPUT | MODE | DCLK | RCOUT | |-------------------------|--------|-----------------------|---------------------|---------------------| | NON-LSPSM, NON-DES MODE | | | | | | 1:2 demux | DDR | 0° mode / 90° mode | F <sub>CLK</sub> /4 | F <sub>CLK</sub> /4 | | 1.2 demux | SDR | Rising / Falling mode | F <sub>CLK</sub> /2 | | | 1:1 demux | DDR | 0° mode only | F <sub>CLK</sub> /2 | | | 1.1 demux | SDR | Not available | N/A | N/A | | LSPSM, NON-DES MODE | | | | | | 1:2 demux | DDR | Not available | N/A | N/A | | 1.2 demax | SDR | Rising / Falling mode | F <sub>CLK</sub> /2 | F <sub>CLK</sub> /2 | | 1:1 demux | DDR | 0° mode only | F <sub>CLK</sub> /2 | | | | SDR | Rising mode only | F <sub>CLK</sub> | | | NON-LSPSM, DES MODE | | | | | | 1:4 demux | DDR | 0° mode / 90° mode | F <sub>CLK</sub> /4 | F <sub>CLK</sub> /4 | | 1.4 demux | SDR | Rising / Falling mode | F <sub>CLK</sub> /2 | | | 4.4 | DDR | 0° mode only | F <sub>CLK</sub> /2 | | | 1:1 demux | SDR | Not Available | N/A | N/A | | LSPSM, DES MODE | | | | | | 1:4 demux | DDR | Not Available | N/A | N/A | | 1.4 demux | SDR | Rising mode only | F <sub>CLK</sub> /2 | F <sub>CLK</sub> /2 | | 1.1 domini | DDR | 0° mode / 90° mode | F <sub>CLK</sub> /2 | | | 1:1 demux | SDR | Rising mode only | F <sub>CLK</sub> | | ## 7.5 Programming #### 7.5.1 Control Modes The ADC12D1620 may be operated in one of two control modes: non-extended-control mode (non-ECM) or extended-control mode (ECM). In the simpler non-ECM (also sometimes referred to as pin-control mode), the user affects available configuration and control of the device through the control pins. The ECM provides additional configuration and control options through a serial interface and a set of 16 registers, most of which are available to the user. #### 7.5.1.1 Non-ECM In non-ECM, the serial interface is not active, and all available functions are controlled through various pin settings. Non-ECM is selected by setting the ECE pin to logic-high. Note that for the control pins, *logic-high* and *logic-low* refer to V<sub>A</sub> and GND, respectively. Nine dedicated control pins provide a wide range of control for the ADC12D1620 and facilitate its operation. These control pins provide DES mode selection, demux-mode selection, DDR-phase selection, execute calibration, power down I channel, power down Q channel, test-pattern-mode selection, and full-scale input-range selection. In addition to this, two dual-purpose control pins provide for AC- or DC-coupled mode selection and LVDS output common-mode voltage selection. See Table 9 for a summary. TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn ## **Programming (continued)** #### Table 9. Non-ECM Pin Summary | PIN NAME | | LOGIC LOW | LOGIC HIGH | FLOATING | | |------------------|-------------------------------|-----------------------|---------------------------------|--------------------------------|--| | DEDICATED CON | TROL PINS | | | | | | DES | | Non-DES mode | DES mode | Not valid | | | NDM | I | Demux mode | Non-demux mode | Not valid | | | DDRPh | DDR | 0° mode | 90° mode | Not volid | | | DURPII | SDR | Rising edge | Falling edge | Not valid | | | CAL | CAL See Calibration Pin (CAL) | | tion Pin (CAL) | Not valid | | | LPSSI | M | Non-LSPSM | LSPSM | Not valid | | | PDI | | I-channel active | Power down I-channel | Power down I-channel | | | PDQ | 1 | Q-channel active | Power down Q-channel | Power down Q-channel | | | TPM | | Non-test pattern mode | Test pattern mode | Not valid | | | FSR | | Lower FS input range | Higher FS input range | Not valid | | | DUAL-PURPOSE | CONTROL PINS | 3 | | | | | V <sub>CMC</sub> | ) | AC-coupled operation | Not allowed | DC-coupled operation | | | V <sub>BG</sub> | | Not allowed | Higher LVDS common-mode voltage | Lower LVDS common-mode voltage | | ## 7.5.1.1.1 Dual-Edge Sampling Pin (DES) The dual-edge sampling (DES) pin selects whether the ADC12D1620 is in DES mode (logic-high) or non-DES mode (logic-low). DES mode means that a single analog input is sampled by both I and Q channels in a time-interleaved manner. One of the ADCs samples the input signal on the rising sampling clock edge (duty cycle corrected); the other ADC samples the input signal on the falling sampling clock edge (duty cycle corrected). In non-ECM, only the I input may be used for DES mode, also known as DESI mode. In ECM, the Q input may be selected through the DEQ bit of the Configuration Register (Addr: 0h; Bit: 6), also known as DESQ mode. In ECM, both the I and Q inputs may be selected, also known as DESIQ or DESCLKIQ mode. To use this feature in ECM, use the DES bit in the Configuration Register (Addr: 0h; Bit: 7). See *DES/Non-DES Mode* for more information. ## 7.5.1.1.2 Non-Demultiplexed Mode Pin (NDM) The non-demultiplexed mode (NDM) pin selects whether the ADC12D1620 is in demux mode (logic-low) or non-demux mode (logic-high). In non-demux mode, the data from the input is produced at the sampled rate at a single 12-bit output bus. In demux mode, the data from the input is produced at half the sampled rate and at twice the number of output buses. For non-DES mode, each I or Q channel produces its data on one or two buses for non-demux or demux mode, respectively. For DES mode, the selected channel produces its data on two or four buses for non-demux or demux mode, respectively. This feature is pin-controlled only and remains active during both non-ECM and ECM. See *Demux/Non-Demux Mode* for more information. ## 7.5.1.1.3 Dual Data-Rate Phase Pin (DDRPh) The dual data-rate phase (DDRPh) pin selects whether the ADC12D1620 is in 0° mode (logic-low) or 90° mode (logic-high) for DDR mode. For DDR mode, the data may transition either with the DCLK transition (0° mode) or halfway between DCLK transitions (90° mode). If the device is in SDR mode, the DDRPh pin selects whether the data transitions on the rising edge of DCLK (logic-low) or the falling edge of DCLK (logic-high). The DDRPh pin selects the mode for both the I channel: DI- and DId-to-DCLKI phase relationship and for the Q channel: DQ- and DQd-to-DCLKQ phase relationship. To use this feature in ECM, use the DPS bit in the Configuration Register (Addr: 0h; Bit: 14). See SDR / DDR Clock for more information. #### 7.5.1.1.4 Calibration Pin (CAL) The calibration (CAL) pin may be used to execute an on-command calibration. The effect of calibration is to maximize the dynamic performance. To initiate an on-command calibration through the CAL pin, bring the CAL pin high for a minimum of t<sub>CAL\_H</sub> input clock cycles after it has been low for a minimum of t<sub>CAL\_L</sub> input clock cycles (see *Converter Electrical Characteristics: AC Electrical Characteristics* clock cycle specification). TI recommends holding the CAL pin high during normal usage of the ADC12D1620 device to reduce the chance that an SEU causes a calibration cycle. In ECM, this pin remains active and is logically OR'd with the CAL bit. To use this feature in ECM, use the CAL bit in the Configuration Register (Addr: 0h; Bit: 15). See *Calibration Feature* for more information. #### 7.5.1.1.5 Low-Sampling Power-Saving Mode Pin (LSPSM) The LSPSM pin selects whether the device is in non-LSPSM (logic-low) or LSPSM (logic-high). In LSPSM, the input clock is limited to 800 MHz, and the sample rate in non-DES mode is limited to 800 MSPS. The LSPSM pin remains active in ECM. See Low-Sampling Power-Saving Mode (LSPSM) for more details. #### 7.5.1.1.6 Power-Down I-Channel Pin (PDI) The power-down I-channel (PDI) pin selects whether the I channel is powered down (logic-high) or active (logic-low). The digital data output pins, DI and DId, (both positive and negative) are put into a high impedance state when the I channel is powered down. Upon return to the active state, the pipeline contains meaningless information and must be flushed. The supply currents (typicals and limits) are available for the I channel powered down or active and may be found in *Converter Electrical Characteristics: Power Supply Characteristics*. Recalibrate the device following a power-cycle of PDI (or PDQ). The PDI pin remains active in ECM, and either the PDI pin or the PDI bit of the Configuration Register (Addr: 0h; Bit: 11) may be used to power-down the I channel. See *Power Down* for more information. #### 7.5.1.1.7 Power-Down Q-Channel Pin (PDQ) The power-down Q-channel (PDQ) pin selects whether the Q channel is powered down (logic-high) or active (logic-low). This pin functions similarly to the PDI pin, except that it applies to the Q channel; review the information in *Power-Down I-Channel Pin (PDI)* and apply to the PDQ pin as well. The PDI and PDQ pins function independently of each other to control whether each I or Q channel is powered down or active. The PDQ pin remains active in ECM, and either the PDQ pin or the PDQ bit of the Configuration Register (Addr: 0h; Bit: 10) may be used to power-down the Q channel. See *Power Down* for more information. #### 7.5.1.1.8 Test-Pattern Mode Pin (TPM) The test-pattern-mode (TPM) pin selects whether the output of the ADC12D1620 is a test pattern (logic-high) or the converted analog input (logic-low). The ADC12D1620 can provide a test pattern at the four output buses, independentl of the input signal, to aid in system debug. In TPM, the ADC is disengaged, and a test pattern generator is connected to the outputs, including ORI and ORQ. See *Test-Pattern Mode* for more information. #### 7.5.1.1.9 Full-Scale Input-Range Pin (FSR) The full-scale input-range (FSR) pin selects whether the full-scale input range for both the I channel and Q channel is higher (logic-high) or lower (logic-low). The input full-scale range is specified as $V_{IN\_FSR}$ in *Converter Electrical Characteristics: Digital Control and Output Pin Characteristics*. In non-ECM, the full-scale input range for each I and Q channel may not be set independently, but it is possible to do so in ECM. The device must be calibrated following a change in FSR to obtain optimal performance. To use this feature in ECM, use the I- and Q-channel Full Scale Range Adjust registers (Addr: 3h and Bh, respectively). See *Input Control and Adjust* for more information. ## 7.5.1.1.10 AC- or DC-Coupled Mode Pin (V<sub>CMO</sub>) The $V_{CMO}$ pin serves a dual purpose. When functioning as an output, it provides the optimal common-mode voltage for the DC-coupled analog inputs. When functioning as an input, it selects whether the device is AC-coupled (logic-low) or DC-coupled (floating). The $V_{CMO}$ pin is always active, in both ECM and non-ECM. INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### 7.5.1.1.11 LVDS Output Common-Mode Pin (V<sub>BG</sub>) The $V_{BG}$ pin serves a dual purpose. When functioning as an output, it provides a buffered copy of the bandgap reference voltage. When functioning as an input, it selects whether the LVDS output common-mode voltage is higher (logic-high) or lower (floating). The LVDS output common-mode voltage is specified as $V_{OS}$ and may be found in *Converter Electrical Characteristics: Digital Control and Output Pin Characteristics.* The $V_{BG}$ pin is always active, in both ECM and non-ECM. ## 7.5.1.2 Extended Control Mode In extended control mode (ECM), most functions are controlled through the serial interface. In addition to this, several of the control pins remain active. See Table 1 for details. ECM is selected by setting the ECE pin to logic-low. Each time the ADC is powered up the configuration register values are in an unknown state. Therefore all registers must be user configured to the default and/or desired values before device use. If the ECE pin is set to logic-high (non-ECM), then the registers are reset to their default values. Therefore, a simple way to reset the registers is by toggling the ECE pin. Four pins on the ADC12D1620 device control the serial interface: SCS, SCLK, SDI, and SDO. This section covers the serial interface. (See also *Register Definitions*.) #### 7.5.1.2.1 Serial Interface The ADC12D1620 offers a serial interface that allows access to the sixteen control registers within the device. The serial interface is a generic 4-wire (optionally 3-wire) synchronous interface that is compatible with SPI type interfaces that are used on many micro-controllers and DSP controllers. Each serial interface access cycle is exactly 24 bits long. A register-read or register-write can be accomplished in one cycle. The signals are defined in such a way that the user can opt to simply join SDI and SDO signals in their system to accomplish a single, bidirectional SDI/O signal. A summary of the pins for this interface may be found in Table 10. See Figure 9 for the timing diagram and *Timing Requirements: Serial Port Interface* for timing specification details. Control register contents are retained when the device is put into power-down mode. If this feature is unused, the SCLK, SDI, and, SCS pins may be left floating because they each have an internal pullup. | PIN | NAME | | |-----|------------------------------|--| | C4 | SCS (serial chip select bar) | | | C5 | SCLK (serial clock) | | | B4 | SDI (serial data in) | | | A3 | SDO (serial data out) | | Table 10. Serial Interface Pins SCS: Each assertion (logic-low) of this signal starts a new register access, that is, the SDI command field must be ready on the following SCLK rising edge. The user is required to de-assert this signal after the 24th clock. If the SCS is de-asserted before the 24th clock, no data read/write occurs. For a read operation, if the SCS is asserted longer than 24 clocks, the SDO output holds the D0 bit until SCS is de-asserted. For a write operation, if the SCS is asserted longer than 24 clocks, data write occurs normally through the SDI input upon the 24th clock. Setup and hold times, t<sub>SCS</sub> and t<sub>HCS</sub>, with respect to the SCLK must be observed. SCS must be toggled in between register access cycles. **SCLK**: This signal is used to register the input data (SDI) on the rising edge and to source the output data (SDO) on the falling edge. The user may disable the clock and hold it at logic-low. There is no minimum frequency requirement for SCLK; see f<sub>SCLK</sub> in *Timing Requirements: Serial Port Interface* for more details. **SDI:** Each register access requires a specific 24-bit pattern at this input, consisting of a command field and a data field. If the SDI and SDO wires are shared (3-wire mode), during read operations it is necessary to tri-state the master must be tristate while the data field is output by the ADC on SDO. The master must be tri-state before the falling edge of the $8^{th}$ clock. If SDI and SDO are not shared (4-wire mode), then this is not necessary. Setup and hold times, $t_{SH}$ and $t_{SSU}$ , with respect to the SCLK must be observed. **SDO:** This output is normally tri-state and is driven only when $\overline{SCS}$ is asserted, the first 8 bits of command data have been received and it is a READ operation. The data is shifted out, MSB first, starting with the falling edge of the 8th clock. At the end of the access, when $\overline{SCS}$ is de-asserted, this output is tri-state once again. If an invalid address is accessed, the data sourced will consist of all zeroes. If it is a read operation, there is a bus turnaround time, $t_{RSII}$ , from when the last bit of the command field was read in until the first bit of the data field is written out. Table 11 shows the serial interface bit definitions. ## **Table 11. Command and Data Field Definitions** | BIT NO. | NAME | COMMENTS | |---------|------------------|------------------------------------------------------------------------------------------| | 1 | Read/Write (R/W) | <ul><li>1b indicates a read operation.</li><li>0b indicates a write operation.</li></ul> | | 2-3 | Reserved | Bits must be set to 10 <b>b</b> . | | 4-7 | A<3:0> | 16 registers may be addressed. The order is MSB first. | | 8 | X | This is a "don't care" bit. | | 9-24 | D<15:0> | Data written to or read from addressed register. | The serial data protocol is shown for a read and write operation in Figure 42 and Figure 43, respectively. Figure 42. Serial Data Protocol - Read Operation Figure 43. Serial Data Protocol - Write Operation **INSTRUMENTS** ZHCSGI8 – APRIL 2017 www.ti.com.cn ## 7.6 Register Maps ## 7.6.1 Register Definitions Eleven read/write registers provide several control and configuration options in the extended control mode. When the device is in non-extended control mode (non-ECM), the registers have the settings shown in the "DV" rows and cannot be changed. See Table 12 for a summary. **Table 12. Register Addresses** | А3 | A2 | A1 | A0 | HEX | REGISTER ADDRESSED | |----|----|----|----|------------|-----------------------------------| | 0 | 0 | 0 | 0 | 0 <b>h</b> | Configuration Register 1 | | 0 | 0 | 0 | 1 | 1h | Reserved | | 0 | 0 | 1 | 0 | 2 <b>h</b> | I-channel Offset Adjust | | 0 | 0 | 1 | 1 | 3 <b>h</b> | I-channel Full-Scale Range Adjust | | 0 | 1 | 0 | 0 | 4h | Calibration Adjust | | 0 | 1 | 0 | 1 | 5 <b>h</b> | Calibration Values | | 0 | 1 | 1 | 0 | 6 <b>h</b> | Reserved | | 0 | 1 | 1 | 1 | 7h | DES Timing Adjust | | 1 | 0 | 0 | 0 | 8 <b>h</b> | Reserved | | 1 | 0 | 0 | 1 | 9 <b>h</b> | Reserved | | 1 | 0 | 1 | 0 | Ah | Q-channel Offset Adjust | | 1 | 0 | 1 | 1 | B <b>h</b> | Q-channel Full-Scale Range Adjust | | 1 | 1 | 0 | 0 | Ch | Aperture Delay Coarse Adjust | | 1 | 1 | 0 | 1 | D <b>h</b> | Aperture Delay Fine Adjust | | 1 | 1 | 1 | 0 | Eh | AutoSync | | 1 | 1 | 1 | 1 | Fh | Reserved | # Table 13. Configuration Register 1 | Addr: 0 | Addr: 0 <b>h</b> (0000 <b>b</b> ) | | | | | | | | | | | | | Defaul | t Values | : 2000 <b>h</b> | |--------------------------|-----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | CAL | DPS | ovs | TPM | PDI | PDQ | Res | LFS | DES | DEQ | DIQ | 2SC | TSE | SDR | Rese | erved | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0/1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 15 | CAL: Calibration enable. V | When this bit is set to 1 <b>b</b> , an on- | command calibration is initiated. This bit is not reset automatically | | | | | | | | | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | | upon completion of the calibration. Therefore, the user must reset this bit to 0 <b>b</b> and then set it to 1 <b>b</b> again to execute calibration. This bit is logically OR'd with the CAL Pin; both bit and pin must be set to 0 <b>b</b> before either is used to execute a calibration. TI recommends holding the CAL pin high during normal usage of the ADC12D1620 device to reduce the chance that an SEU causes a calibration cycle. | | | | | | | | | | | | | Bit 14 | | DR, set this bit to 0b to transition | ect the 0° mode DDR data-to-DCLK phase relationship and to 1b to n the data on the rising edge of DCLK; set this bit to 1b to transition | | | | | | | | | | | Bit 13 | OVS: Output voltage select selects the lower level and Output Pin Characteristics | I 1b selects the higher level. Se | oltage level for the LVDS outputs including Data, OR, and DCLK. 0b e V <sub>OD</sub> in <i>Converter Electrical Characteristics: Digital Control and</i> | | | | | | | | | | | Bit 12 | OR outputs. When set to ( | | evice continually outputs a fixed digital pattern at the digital data and ts the converted signal, which was present at the analog inputs. See | | | | | | | | | | | Bit 11 | | | e I channel is fully operational; when it is set to 1b, the I channel is ough this bit or the PDI pin, which is active, even in ECM. | | | | | | | | | | | Bit 10 | | | the Q channel is fully operational; when it is set to 1b, the Q channel through this bit or the PDQ pin, which is active, even in ECM. | | | | | | | | | | | Bit 9 | Reserved. Must be set as | shown. | | | | | | | | | | | | Bit 8 | | t. If the sampling clock (CLK) is<br>he device is automatically in LF | at or below 300 MHz in non-LSPSM, set this bit to 1 <b>b</b> for improved S, and this bit is inactive. | | | | | | | | | | | Bit 7 | DES: Dual-edge sampling mode select. When this bit is set to 0b, the device operates in the non-DES mode; when it is set to 1b, the device operates in the DES mode. See DES/Non-DES Mode for more information. | | | | | | | | | | | | | Bit 6 | | | Then the device is in DES mode, this bit selects the input that the input and 1b selects the Q input. | | | | | | | | | | | Bit 5 | internally to the device. In information. If the bit is lef- | this mode, both the I and Q inp<br>t at its default 0 <b>b</b> , the I and Q in | nen in DES mode, setting this bit to 1b shorts the I and Q inputs uts must be externally driven; see DES/Non-DES Mode for more puts remain electrically separate. DESCLKIQ mode, see the Table 27 register (Addr Eh). | | | | | | | | | | | | MODE | ADDR 0h, BIT<7:5> | ADDR Eh, BIT<6> | | | | | | | | | | | | Non-DES mode | 000 <b>b</b> | 0 <b>b</b> | | | | | | | | | | | | DESI mode | 100 <b>b</b> | 0 <b>b</b> | | | | | | | | | | | | DESQ mode | 110 <b>b</b> | 0 <b>b</b> | | | | | | | | | | | | DESIQ mode | 101 <b>b</b> | 0 <b>b</b> | | | | | | | | | | | | DESCLKIQ mode | 000 <b>b</b> | 1 <b>b</b> | | | | | | | | | | | Bit 4 | 2SC: Two's complement of data is output in two's com | | 0b, the data is output in offset binary format; when set to 1b, the | | | | | | | | | | | Bit 3 | TSE: Time stamp enable. For the default setting of 0 <b>b</b> , the time stamp feature is not enabled; when set to 1 <b>b</b> , the feature is enabled. See <i>Output Control and Adjust</i> for more information about this feature. | | | | | | | | | | | | | Bit 2 | SDR: Single data rate. For the default setting of 0b, the data is clocked in dual data rate; when set to 1b, the data is clocked in single data rate. See <i>Output Control and Adjust</i> for more information about this feature. Note that for DDR mode, the 1:2 demux mode is not available in LSPSM. See <i>Table 8</i> for a selection of available modes. | | | | | | | | | | | | | | Reserved. Must be set as | | | | | | | | | | | | ## Table 14. Reserved | Addr: 1 | Addr: 1 <b>h</b> (0001 <b>b</b> ) | | | | | | | | | | | | | Defaul | t Values | : 2907 <b>h</b> | |--------------------------|-----------------------------------|----------|----|----|----|----|---|---|---|---|---|---|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | Reserved | | | | | | | | | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. Bits 15:0 Reserved. Must be set as shown. # **Table 15. I-Channel Offset Adjust** | Addr: 2 | Addr: 2h (0010b) | | | | | | | | | | | Default Values: 0000h | | | | | | | | |--------------------------|------------------|---------|----|----|----|----|---|---|---|-----|-------|-----------------------|---|---|---|---|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Name | I | Reserve | b | os | | | | | | OM( | 11:0) | | | | • | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bits 15:13 | Reserved. Must be set to 0b. | | | | | | | | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Bit 12 | OS: Offset sign. The default setting of 0 <b>b</b> incurs a positive offset of a magnitude set by Bits 11:0 to the ADC output. Setting this bit to 1 <b>b</b> incurs a negative offset of the set magnitude. | | | | | | | | | | Bits 11:0 | | determine the magnitude of the offset set at the ADC output (straight binary coding). 0d to 45 mV for OM(11:0) = 4095d in steps of ~11 $\mu$ V. Monotonicity is specified by | | | | | | | | | | CODE | OFFSET [mV] | | | | | | | | | | 0000 0000 0000 (default) | 0 | | | | | | | | | | 1000 0000 0000 22.5 | | | | | | | | | | | 1111 1111 1111 45 | | | | | | | | | # Table 16. I-Channel Full Scale Range Adjust | Addr: 3h (0011b) | | | | | | | | | | | | | | Defaul | t Values | : 4000 <b>h</b> | |--------------------------|-----|----|----------|----|----|----|---|---|---|---|---|---|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | Res | | FM(14:0) | | | | | | | | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit 15 | Reserved. Must be set to 0b. | | | | | | | | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--| | Bits 14:0 | FM(14:0): FSR magnitude. These bits increase the ADC full-scale range magnitude (straight binary coding.) The range is from 600 mV (0d) to 1000 mV (32767d) with the default setting at 800 mV (16384d). Monotonicity is specified by design only for the 9 MSBs. The mid-range (low) setting in ECM corresponds to the nominal (low) setting in non-ECM. A greater range of FSR values is available in ECM, that is, FSR values above 800 mV. See V <sub>IN_FSR</sub> in Converter Electrical Characteristics: Analog Input/Output and Reference Characteristics for characterization details. | | | | | | | | | | | | CODE | FSR [mV] | | | | | | | | | | | 000 0000 0000 0000 | 600 | | | | | | | | | | | 100 0000 0000 (default) 800 | | | | | | | | | | | | 111 1111 1111 1111 1100 | | | | | | | | | | ## **Table 17. Calibration Adjust** | Addr: 4 | .ddr: 4 <b>h</b> (0100 <b>b</b> ) | | | | | | | | | | | | | Default | Values: | DB4B <b>h</b> | |--------------------------|-----------------------------------|-----|----|-----------------------|-----------------------|-------|--|--|-----|--|---|---|---------|---------|---------|---------------| | Bit | 15 | 14 | 13 | 12 | 11 10 9 8 7 6 5 4 3 2 | | | | | | | | | 1 | 0 | | | Name | Res | CSS | | | Rese | erved | | | SSC | | | | Reserve | b | | | | <b>DV</b> <sup>(1)</sup> | 1 | 1 | 0 | 1 1 0 1 1 0 1 0 1 0 1 | | | | | | | 1 | 1 | | | | | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bit 15 | Reserved. Must be set as shown. | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 14 | CSS: Calibration sequence select. The default $1b$ selects the following calibration sequence: reset all previously calibrated elements to nominal values, do $R_{IN}$ calibration, do internal linearity calibration. Setting CSS = $0b$ selects the following calibration sequence: do not reset $R_{IN}$ to its nominal value, skip $R_{IN}$ calibration, do internal linearity calibration. The calibration must be completed at least one time with CSS = $1b$ to calibrate $R_{IN}$ . Subsequent calibrations may be run with CSS = $0b$ (skip $R_{IN}$ calibration) or $1b$ (full $R_{IN}$ and internal linearity calibration). | | Bits 13:8 | Reserved. Must be set as shown. | | Bit 7 | SSC: SPI scan control. Setting this control bit to 1b allows the calibration values, stored in Addr: 5h, to be read/written. When not reading/writing the calibration values, this control bit should left at its default 0b setting. See <i>Calibration Feature</i> for more information. | | Bits 6:0 | Reserved. Must be set as shown. | #### **Table 18. Calibration Values** | Addr: 5h (0101b) | | | | | | | | | | | | | | Default | Values: | : XXXX <b>h</b> | | | | | | |--------------------------|----|----|----|----|----|----|---|------|-------|---|---|---|---|---------|---------|-----------------|--|--|--|--|--| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Name | | | | • | | | | SS(1 | 15:0) | | | | • | | | | | | | | | | <b>DV</b> <sup>(1)</sup> | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | | | | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bits 15:0 | SS(15:0): SPI scan. When the ADC performs a self-calibration, the values for the calibration are stored in this register and may | |-----------|--------------------------------------------------------------------------------------------------------------------------------------| | | be read from/written to it. Set the SSC of the Calibration Adjust register (Addr: 4h, Bit: 7) to read/write. See Calibration Feature | | | for more information. | #### Table 19. Reserved | Addr: 6 | h (0110k | <b>o</b> ) | | | | | | | | | | | | Default | Values: | 1C2E <b>h</b> | |--------------------------|----------|------------|----|----|----|----|---|------|-------|---|---|---|---|---------|---------|---------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | Rese | erved | • | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bits 15:0 | Reserved. Must be set as shown. | |-----------|---------------------------------| |-----------|---------------------------------| ## **Table 20. DES Timing Adjust** | Addr: 7 | h (0111 <b>l</b> | <b>o</b> ) | | | | | | | | | | | | Defaul | t Values | : 8142 <b>h</b> | |--------------------------|------------------|-------------|----|---------|----|----|---|---|---|---|---|---------|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | • | ı | DTA(6:0 | ) | • | • | | • | • | F | Reserve | t | • | • | | | <b>DV</b> <sup>(1)</sup> | 1 | 1 0 0 0 0 0 | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | Bits 15:9 | DTA(6:0): DES mode timing adjust. In the DES mode, the time at which the falling edge sampling clock samples relative to the rising edge of the sampling clock may be adjusted; the automatic duty cycle correction continues to function. See <i>Input Control and Adjust</i> for more information. The nominal step size is 30 fs. | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits 8:0 | Reserved. Must be set as shown. | #### Table 21. Reserved | Addr: 8 | h (1000l | <b>o</b> ) | | | | | | | | | | | | Default | t Values | 0F0F <b>h</b> | |--------------------------|----------|------------|----|----|----|----|---|------|-------|---|---|---|---|---------|----------|---------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | • | | | | | | Rese | erved | | | • | • | | • | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. Bits 15:0 Reserved. Must be set as shown. ## Table 22. Reserved | Addr: 9 | h (1001 <b>l</b> | <b>o</b> ) | | | | | | | | | | | | Defaul | t Values | : 0000 <b>h</b> | |--------------------------|------------------|------------|----|----|----|----|---|------|-------|---|---|---|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | | | Rese | erved | | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. Bits 15:0 Reserved. Must be set as shown. # Table 23. Q-Channel Offset Adjust | Addr: A | <b>.h</b> (1010l | b) | | | | | | | | | | | | Defaul | t Values | : 0000 <b>h</b> | |--------------------------|------------------|---------|----|----|----|----------|---|---|---|---|---|---|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | ı | Reserve | d | os | | OM(11:0) | | | | | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bits 15:13 | Reserved. Must be set to 0b. | | | | | | | | | | |------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Bit 12 | OS: Offset sign. The default setting of 0 bit to 1b incurs a negative offset of the s | b incurs a positive offset of a magnitude set by Bits 11:0 to the ADC output. Setting this set magnitude. | | | | | | | | | | Bits 11:0 | | DM(11:0): Offset magnitude. These bits determine the magnitude of the offset set at the ADC output (straight binary coding). The range is from 0 mV for OM(11:0) = 0 <b>d</b> to 45 mV for OM(11:0) = 4095 <b>d</b> in steps of ~11 $\mu$ V. Monotonicity is specified by design only for the 9 MSBs. | | | | | | | | | | | CODE | OFFSET [mV] | | | | | | | | | | | 0000 0000 0000 (default) | 0 | | | | | | | | | | | 1000 0000 0000 22.5 | | | | | | | | | | | | 1111 1111 1111 45 | | | | | | | | | | ## Table 24. Q-Channel Full-Scale Range Adjust | Addr: B | h (1011 <b>l</b> | <b>o</b> ) | | | | | | | | | | | | Defaul | t Values | : 4000 <b>h</b> | |--------------------------|------------------|------------|----|----|----|----|---|---|----------|---|---|---|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | Res | | | | | | | | FM(14:0) | ) | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bit 15 | Reserved. Must be set to 0b. | | |-----------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits 14:0 | 600 mV (0 <b>d</b> ) to 1000 mV (32767 <b>d</b> ) with the 9 MSBs. The mid-range (low) setting in EC | ease the ADC full-scale range magnitude (straight binary coding.) The range is from a default setting at 800 mV (16384d). Monotonicity is specified by design only for the CM corresponds to the nominal (low) setting in Non-ECM. A greater range of FSR slues above 800 mV. See V <sub>IN_FSR</sub> in <i>Converter Electrical Characteristics: Analog</i> is for characterization details. | | | CODE | FSR [mV] | | | 000 0000 0000 0000 | 600 | | | 100 0000 0000 0000 (default) | 800 | | | 111 1111 1111 1111 | 1000 | ## **Table 25. Aperture Delay Coarse Adjust** | Addr: C | <b>h</b> (1100 | <b>b</b> ) | | | | | | | | | | | | Defaul | t Values | : 0004 <b>h</b> | |--------------------------|----------------|------------|----|----|----|-----|--------|---|---|---|---|---|-----|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | | CAM | (11:0) | | | | | • | STA | DCC | R | es | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Bits 15:4 | CAM(11:0): Coarse adjust magnitude. This 12-bit value determines the amount of delay that is applied to the input CLK signal. The range is 0-ps delay for CAM(11:0) = 0d to a maximum delay of 825 ps for CAM(11:0) = 2431d (±95 ps due to PVT variation) in steps of ~340 fs. For code CAM(11:0) = 2432d and above, the delay saturates and the maximum delay applies. Additional, finer delay steps are available in register Dh. The STA (Bit 3) must be selected to enable this function. | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 3 | STA: Select $t_{AD}$ Adjust. Set this bit to 1b to enable the $t_{AD}$ adjust feature, which makes both coarse and fine adjustment settings, that is, CAM(11:0) and FAM(5:0), available. | | Bit 2 | DCC: Duty cycle correct. This bit can be set to 0b to disable the automatic duty-cycle stabilizer feature of the chip. This feature is enabled by default. | | Bits 1:0 | Reserved. Must be set to 0b. | ## Table 26. Aperture Delay Fine Adjust | Addr: D | Addr: Dh (1101b) | | | | | | | | | | | | | Defaul | t Values | : 0000 <b>h</b> | |--------------------------|------------------|----|----|----|----|----|---|---|---|---|------|-------|---|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | ` ' | | | | | | | | • | | Rese | erved | | | | | | <b>DV</b> <sup>(1)</sup> | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | | FAM(5:0): Fine aperture adjust magnitude. This 6-bit value determines the amount of additional delay that is applied to the input CLK when the clock phase adjust feature is enabled through STA (Addr: Ch; Bit: 3). The range is straight binary from 0 ps delay for FAM(5:0) = 0d to 2.3 ps delay for FAM(5:0) = 63d (±300 fs due to PVT variation) in steps of ~36 fs. | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits 9:0 | Reserved. Must be set as shown. | ## Table 27. AutoSync | Addr: E | <b>h</b> (1110 | (1110 <b>b</b> ) | | | | | | | | | | | | Defaul | t Values | : 0003 <b>h</b> | |--------------------------|----------------|------------------|----|----|----|----|---|---|---|---|-----|-----|------|--------|----------|-----------------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | DRC(8:0) | | | | | | | | | Res | SP( | 1:0) | ES | DOC | DR | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | (1) DV means Default Value. Refer to Extended Control Mode for more information on setting ECM default values. | Bits 15:7 | DRC(8:0): Delay reference clock. These bits may be used to increase the delay on the input reference clock when synchronizing multiple ADCs. The delay may be set from a minimum of 0s (0d) to a maximum of 1200 ps (319d). The delay remains the maximum of 1200 ps for any codes above or equal to 319d. See <i>Synchronizing Multiple ADC12D1620 Devices in</i> | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 6 | a System for more information. DCK: DESCLKIQ mode. Set this bit to 1b to enable Dual-Edge Sampling, in which the Sampling Clock samples the I and Q inputs 180° out of phase with respect to one, that is, the DESCLKIQ mode. To select the DESCLKIQ mode, Addr: 0h, Bits <7:5> must also be set to 000b. See Input Control and Adjust for more information. | | Bit 5 | Reserved. Must be set as shown. | | Bits 4:3 | SP(1:0): Select phase. These bits select the phase of the reference clock that is latched. The codes correspond to the following phase shift: $00 = 0^{\circ}$ $01 = 90^{\circ}$ $10 = 180^{\circ}$ $11 = 270^{\circ}$ | | Bit 2 | ES: Enable slave. Set this bit to 1b to enable the slave mode of operation. In this mode, the internal divided clocks are synchronized with the reference clock coming from the master ADC. The master clock is applied on the input pins RCLK. If this bit is set to 0b, then the device is in master mode. | | Bit 1 | DOC: Disable output reference clocks. In non-LSPSM, setting this bit to 0b sends a CLK/4 signal on RCOut1 and RCOut2; in LSPSM, setting this bit to 0b sends a CLK/2 signal on RCOut1 and RCOut2. The default setting of 1b disables these output drivers. This bit functions as described, regardless of whether the device is operating in Master or Slave mode, as determined by ES (Bit 2). | | Bit 0 | DR: Disable reset. The default setting of 1b leaves the DCLK_RST functionality disabled. Set this bit to 0b to enable DCLK_RST functionality. | ## Table 28. Reserved | Addr: F | h (11111 | <b>b</b> ) | | | | | | Default Values: 001Dh | | | | | | | | | |--------------------------|--------------------------------------------------|------------|---|---|---|---|---|-----------------------|---|---|---|---|---|---|---|---| | Bit | <b>Sit</b> 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | 0 | | | | | Name | | Reserved | | | | | | | | | | | | | | | | <b>DV</b> <sup>(1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Bits 15:0 | Reserved. This address is read only. | |-----------|--------------------------------------| ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information ## 8.1.1 Analog Inputs The ADC12D1620 device continuously converts any signal that is present at the analog inputs, as long as a CLK signal is also provided to the device. This section covers important aspects related to the analog inputs including: acquiring the input, driving the ADC in DES mode, the reference voltage and FSR, out-of-range indication, AC-DC-coupled signals, and single-ended input signals. ## 8.1.1.1 Acquiring the Input The aperture delay, t<sub>AD</sub>, is the amount of delay, measured from the sampling edge of the clock input, after which signal present at the input pin is sampled inside the device. Data is acquired at the rising edge of CLK+ in non-DES mode and both the falling and rising edges of CLK+ in DES mode. In Non-DES mode, the I and Q channels always sample data on the rising edge of CLK+. In DES mode, that is, DESI, DESQ, DESIQ, and DESCLKIQ, the I-channel samples data on the rising edge of CLK+, and the Q-channel samples data on the falling edge of CLK+. The digital equivalent of that data is available at the digital outputs a constant number of sampling clock cycles later for the DI, DQ, DId and DQd output buses, also known as latency, depending on the demultiplex mode which is selected. In addition to the latency, there is a constant output delay, t<sub>OD</sub>, before the data is available at the outputs. See t<sub>OD</sub> in the *Converter Electrical Characteristics: AC Electrical Characteristics*, and also see t<sub>I AT</sub>, t<sub>AD</sub>, and t<sub>OD</sub> in *Converter Electrical Characteristics: AC Electrical Characteristics*. ## 8.1.1.2 Driving the ADC in DES Mode The ADC12D1620 can be configured as either a 2-channel, 1.6 GSPS device (Non-DES mode) or a 1-channel 3.2-GSPS device (DES mode). When the device is configured in DES mode, there is a choice for with which input to drive the single-channel ADC. These are the 3 options: DES – externally driving the I-channel input only. This is the default selection when the ADC is configured in DES mode. It may also be referred to as DESI for added clarity. DESQ - externally driving the Q-channel input only. DESIQ, DESCLKIQ – externally driving both the I- and Q-channel inputs. VinI+ and VinQ+ must be driven with the exact same signal. VinI- and VinQ- must be driven with the exact same signal, which is the differential complement to the one driving VinI+ and VinQ+. The input impedance for each I and Q input is $100-\Omega$ differential (or $50-\Omega$ single-ended), so the trace to each VinI+, VinI-, VinQ+, and VinQ- must always be $50-\Omega$ single-ended. If a single I or Q input is being driven, then that input presents a $100-\Omega$ differential load. For example, if a $50-\Omega$ single-ended source is driving the ADC, a 1:2 balun transforms the impedance to $100-\Omega$ differential. However, if the ADC is being driven in DESIQ mode, then the $100-\Omega$ differential impedance from the I input appears in parallel with the Q input for a composite load of $50-\Omega$ differential, and a 1:1 balun would be appropriate. See Figure 44 for an example circuit driving the ADC in DESIQ mode. A recommended part selection uses the mini-circuits TC1-1-13MA+ balun with $C_{\text{couple}} = 0.22 \, \mu\text{F}$ . # TEXAS INSTRUMENTS ## Application Information (continued) Copyright © 2017, Texas Instruments Incorporated Figure 44. Driving DESIQ Mode when only one channel is used in non-DES mode or the ADC is driven in DESI or DESQ mode, terminate the unused analog input to reduce any noise coupling into the ADC. See Table 29 for details. MODE **POWER DOWN COUPLING** RECOMMENDED TERMINATION Non-DES AC-DC Tie Unused+ and Unused- to V<sub>BG</sub> Yes DES/Non-DES DC No Tie Unused+ and Unused- to V<sub>BG</sub> DES/Non-DES AC Tie Unused+ to Unused-No Table 29. Unused Analog Input Recommended Termination ## 8.1.1.3 FSR and the Reference Voltage The full-scale analog-differential input range ( $V_{IN\_FSR}$ ) of the ADC12D1620 is derived from an internal bandgap reference. In Non-ECM, this full-scale range has two settings controlled by the FSR pin; see *Full-Scale Input-Range Pin (FSR)*. The FSR Pin operates on both I and Q channels. In ECM, the full-scale range may be independently set with 15 bits of precision for each channel through the I- and Q-channel Full-Scale Range Adjust Registers (Addr: 3h and Addr: Bh, respectively); see Table 16 and Table 24 for information about the registers. The best SNR is obtained with a higher full-scale input range, but better distortion and SFDR are obtained with a lower full-scale input range. It is not possible to use an external analog reference voltage to modify the full-scale range, and this adjustment should only be done digitally, as described. A buffered version of the internal bandgap reference voltage is made available at the $V_{BG}$ pin for the user. The $V_{BG}$ pin can drive a load of up to 80-pF and source or sink up to 100 $\mu$ A. It must be buffered if current higher than 100 $\mu$ A is required. This pin remains as a constant reference voltage regardless of what full-scale range is selected and may be used for a system reference. $V_{BG}$ is a dual-purpose pin and it may also be used to select a higher LVDS output common-mode voltage; see *LVDS Output Common-Mode Pin* ( $V_{BG}$ ). ## 8.1.1.4 Out-Of-Range Indication Differential input signals are digitized to 12 bits, based on the full-scale range. Signal excursions beyond the full-scale range, that is, greater than $+V_{IN\_FSR}/2$ or less than $-V_{IN\_FSR}/2$ , are clipped at the output. An input signal above the FSR results in all 1's at the output; an an input signal that is below the FSR results in all 0's at the output. When the conversion result is clipped for the I-channel input, the out-of-range I-channel (ORI) output is activated so that ORI+ goes high and ORI- goes low while the signal is out of range. This output is active as long as accurate data on either or both of the buses is outside the range of 000h to FFFh. The Q channel has a separate ORQ, which functions similarly. ## 8.1.1.5 AC-Coupled Input Signals The ADC12D1620 analog inputs require a precise common-mode voltage. This voltage is generated on-chip when AC-coupling mode is selected. See *AC- and DC-Coupled Modes* for more information about how to select AC-coupled mode. In AC-coupled mode, the analog inputs must of course be AC-coupled. For an ADC12D1620 used in a typical application, this may be accomplished by on-board capacitors, as shown in Figure 45. When the AC-coupled mode is selected, terminate unused channels as shown in Table 29. Do not connect an unused analog input directly to ground. Copyright © 2017, Texas Instruments Incorporated Figure 45. AC-Coupled Differential Input The analog inputs for the ADC12D1620 are internally buffered; this simplifies the task of driving these inputs and the RC pole, which is generally used at sampling ADC inputs, is not required. If the user desires to place an amplifier circuit before the ADC, take care to choose an amplifier with adequate noise and distortion performance, and adequate gain at the frequencies used for the application. ## 8.1.1.6 DC-Coupled Input Signals In DC-coupled mode, the ADC12D1620 differential inputs must have the correct common-mode voltage. This voltage is provided by the device itself at the $V_{CMO}$ output pin. TI recommends using this voltage because the $V_{CMO}$ output potential changes with temperature, and the common-mode voltage of the driving device should track this change. Full-scale distortion performance falls off as the input common-mode voltage deviates from $V_{CMO}$ . Therefore, TI recommends keeping the input common-mode voltage within 100 mV of $V_{CMO}$ (typical), although this range may be extended to $\pm 150$ mV (maximum). See $V_{CMI}$ in *Converter Electrical Characteristics: Analog Input/Output and Reference Characteristics* and ENOB vs $V_{CMI}$ in *Typical Characteristics*. Performance in AC- and DC-coupled modes are similar, provided that the input common mode voltage at both analog inputs remains within 100 mV of $V_{CMO}$ . ## 8.1.1.7 Single-Ended Input Signals The analog inputs of the ADC12D1620 are not designed to accept single-ended signals. The best way to handle single-ended signals is to first convert them to differential signals before presenting them to the ADC. The easiest way to accomplish single-ended to differential signal conversion is with an appropriate balun transformer, as shown in Figure 46. Copyright © 2017, Texas Instruments Incorporated Figure 46. Single-Ended to Differential Conversion Using a Balun When selecting a balun, it is important to understand the input architecture of the ADC. Match the impedance of the analog source to the on-chip $100-\Omega$ differential input termination resistor of the device. The range of this termination resistor is specified as $R_{IN}$ in *Converter Electrical Characteristics: Analog Input/Output and Reference Characteristics*. INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn #### 8.1.2 Clock Inputs The ADC12D1620 has a differential clock input, CLK+ and CLK-, which must be driven with an AC-coupled, differential clock signal. This provides the level shifting necessary so that the clock can be driven with LVDS, PECL, LVPECL, or CML levels. The clock inputs are internally terminated to 100-Ω differential and self-biased. This section covers coupling, frequency range, level, duty-cycle, jitter, and layout considerations. ## 8.1.2.1 CLK Coupling The clock inputs of the ADC12D1620 must be capacitively coupled to the clock pins as indicated in Figure 47. Copyright © 2017, Texas Instruments Incorporated Figure 47. Differential Input Clock Connection Selection of capacitor value depends on the clock frequency, capacitor component characteristics, and other system economic factors. #### 8.1.2.2 CLK Frequency Although the ADC12D1620 device is tested and its performance is specified with a differential 1.6-GHz sampling clock, it typically functions well over the input clock-frequency range; see $f_{CLK\ (min)}$ and $f_{CLK\ (max)}$ in *Converter Electrical Characteristics*. Operation up to $f_{CLK\ (max)}$ is possible if the maximum ambient temperatures indicated are not exceeded. Operating at sample rates above $f_{CLK\ (max)}$ for the maximum ambient temperature may result in reduced device reliability and product lifetime. This is due to the fact that higher sample rates results in higher power consumption and die temperatures. If in non-LSPSM and $f_{CLK} < 300$ MHz, enable LFS in the Control Register (Addr: 0h; Bit: 8). In LSPSM, the LFS bit is already enabled. #### 8.1.2.3 CLK Level The input clock amplitude is specified as $V_{IN\_CLK}$ in *Converter Electrical Characteristics: AC Electrical Characteristics*. Input clock amplitudes above the maximum $V_{IN\_CLK}$ may result in increased input offset voltage. This causes the converter to produce an output code other than the expected 2047/2048 when both input pins are at the same potential. Insufficient input clock levels result in poor dynamic performance. Both of these results may be avoided by keeping the clock input amplitude within the specified limits of $V_{IN\_CLK}$ . ## 8.1.2.4 CLK Duty Cycle The duty cycle of the input clock signal can affect the performance of any ADC. The ADC12D1620 device features a duty-cycle-clock correction circuit, which can maintain performance over the 20%-to-80% specified clock duty-cycle range. This feature is enabled by default and provides improved ADC clocking, especially in the dual-edge sampling (DES) mode. #### 8.1.2.5 CLK Jitter High-speed, high-performance ADCs such as the ADC12D1620 require a very stable input clock signal with minimum phase noise or jitter. ADC jitter requirements are defined by the ADC resolution (number of bits), maximum ADC input frequency, and the input signal amplitude relative to the ADC input full-scale range. The maximum jitter (the sum of the jitter from all sources) allowed to prevent a jitter-induced reduction in SNR is found to be: $$t_{J(MAX)} = (V_{IN(P-P)}/V_{FSR}) \times (1/(2^{(N+1)} \times \pi \times f_{IN}))$$ #### where - · t<sub>J(MAX)</sub> is the rms total of all jitter sources in seconds - V<sub>IN(P-P)</sub> is the peak-to-peak analog input signal - V<sub>ESR</sub> is the full-scale range of the ADC - · N is the ADC resolution in bits - f<sub>IN</sub> is the maximum input frequency, in Hertz, at the ADC analog input (1) $t_{J(MAX)}$ is the square root of the sum of the squares (RSS) of the jitter from all sources, including: ADC input clock, system, input signals, and the ADC itself. Because the effective jitter added by the ADC is beyond user control, TI recommends keeping the sum of all other externally added jitter to a minimum. ## 8.1.2.6 CLK Layout The ADC12D1620 clock input is internally terminated with a trimmed $100-\Omega$ resistor. The differential input clock line pair must have a characteristic impedance of $100~\Omega$ and (when using a balun), be terminated at the clock source in that $(100-\Omega)$ characteristic impedance. It is good practice to keep the ADC input clock line as short as possible, tightly coupled, keep it well away from any other signals, and treat it as a transmission line. Otherwise, other signals can introduce jitter into the input clock signal. Also, the clock signal can introduce noise into the analog path if it is not properly isolated. #### 8.1.3 LVDS Outputs The data, ORI, ORQ, DCLKI and DCLKQ outputs are LVDS. The electrical specifications of the LVDS outputs are compatible with typical LVDS receivers available on ASIC and FPGA chips; however, they are not IEEE or ANSI communications standards compliant due to the low 1.9-V supply used on this device. Terminate these outputs with a $100-\Omega$ differential resistor placed as closely as possible to the receiver. If the $100-\Omega$ differential resistance is built into the receiver, an externally placed resistor is not necessary. This section covers common-mode and differential voltage, and data rate. ## 8.1.3.1 Common-Mode and Differential Voltage The LVDS outputs have selectable common-mode and differential voltage, V<sub>OS</sub> and V<sub>OD</sub>; see *Converter Electrical Characteristics: Digital Control and Output Pin Characteristics* and also see *Output Control and Adjust* for more information. Selecting the higher $V_{OD}$ also increases $V_{OD}$ slightly. The differential voltage, $V_{OD}$ , may be selected for the higher or lower value. For short LVDS lines and low noise systems, satisfactory performance may be achieved with the lower $V_{OD}$ . This also results in lower power consumption. If the LVDS lines are long and/or the system in which the ADC12D1620 is used is noisy, it may be necessary to select the higher $V_{OD}$ . ## 8.1.3.2 Output Data Rate The data is produced at the output at the same rate it is sampled at the input. The minimum recommended input clock rate for this device is $f_{CLK(MIN)}$ ; see *Converter Electrical Characteristics: AC Electrical Characteristics*. However, it is possible to operate the device in 1:2 demux mode and capture data from just one 12-bit bus; for example, just DI (or DId) although both DI and DId are fully operational. This decimates the data by two and effectively halves the data rate. ## 8.1.3.3 Terminating Unused LVDS Output Pins If the ADC is used in non-demux mode, only the DI and DQ data outputs will have valid data present on them. The DId and DQd data outputs may be left not connected; if unused, they are internally tri-state. TEXAS INSTRUMENTS Similarly, if the Q channel is powered-down (that is, PDQ is logic-high), the DQ data output pins, DCLKQ and ORQ, may be left not connected. ## 8.1.4 Synchronizing Multiple ADC12D1620 Devices in a System The ADC12D1620 has two features to assist the user with synchronizing multiple ADCs in a system: AutoSync and DCLK reset. The AutoSync feature is new and designates one ADC12D1620 as the master ADC and other ADC12D1620 devices in the system as slave ADCs. The DCLK reset feature performs the same function as the AutoSync feature, but is the first-generation solution to synchronizing multiple ADCs in a system; it is disabled by default. For applications in which there are multiple master and slave ADC12D1620 devices in a system, AutoSync may be used to synchronize the slave ADC12D1620 devices to each respective master ADC12D1620, and the DCLK reset may be used to synchronize the master ADC12D1620 devices to each other. If the AutoSync or DCLK reset feature is not used, see Table 30 for recommendations about terminating unused pins. | PIN(s) | UNUSED TERMINATION | |------------------|------------------------------------------------| | RCLK+, RCLK- | Do not connect. | | RCOUT1+, RCOUT1- | Do not connect. | | RCOUT2+, RCOUT2- | Do not connect. | | DCLK_RST+ | Connect to GND with a 1-k $\Omega$ resistor. | | DCLK_RST- | Connect to $V_A$ with a 1-k $\Omega$ resistor. | Table 30. Unused AutoSync and DCLK Reset Pin Recommendation ## 8.1.4.1 AutoSync Feature AutoSync is a new feature which continuously synchronizes the outputs of multiple ADC12D1620 devices in a system. It may be used to synchronize the DCLK and data outputs of one or more slave ADC12D1620 devices to one master ADC12D1620. Several advantages of this feature include: no special synchronization pulse required, any upset in synchronization is recovered upon the next DCLK cycle, and the master/slave ADC12D1620 devices may be arranged as a binary tree so that any upset quickly propagates out of the system. An example system is shown in Figure 48, which consists of one master ADC and two slave ADCs. For simplicity, only one DCLK is shown; in reality, there is DCLKI and DCLKQ, but they are always in phase with one another. Copyright © 2017, Texas Instruments Incorporated Figure 48. AutoSync Example In order to synchronize the DCLK (and data) outputs of multiple ADCs, the DCLKs must transition at the same time, as well as be in phase with one another. The DCLK at each ADC is generated from the CLK after some latency, plus t<sub>OD</sub> minus t<sub>AD</sub>. Therefore, in order for the DCLKs to transition at the same time, the CLK signal must reach each ADC at the same time. To tune out any differences in the CLK path to each ADC, the tan adjust feature may be used. However, using the t<sub>AD</sub> adjust feature also affects when the DCLK is produced at the output. If the device is in demux mode, there are four possible phases that each DCLK may be generated on because the typical CLK = 1GHz and DCLK = 250 MHz for this case. The RCLK signal controls the phase of the DCLK, so that each slave DCLK is on the same phase as the master DCLK. The AutoSync feature may only be used through the Control Registers. For more information, see AN-2132 Synchronizing Multiple GSPS ADCs in a System: The AutoSync Feature. #### 8.1.4.2 DCLK Reset Feature The DCLK reset feature is available through ECM, but it is disabled by default. DCLKI and DCLKQ are always synchronized, by design, and do not require a pulse from DCLK RST to become synchronized. The DCLK RST signal must observe certain timing requirements, which are shown in Figure 7 of Timing Requirements: Calibration. The DCLK\_RST pulse must be of a minimum width, and its deassertion edge must observe setup and hold times with respect to the CLK input rising edge. These timing specifications are listed as t<sub>PWR</sub>, t<sub>SR</sub> and t<sub>HR</sub> and may be found in Converter Electrical Characteristics: AC Electrical Characteristics. The DCLK RST signal can be asserted asynchronously to the input clock. If DCLK RST is asserted, the DCLK output is held in a designated state (logic-high) in demux mode; in non-demux mode, the DCLK continues to function normally. Depending upon when the DCLK\_RST signal is asserted, there may be a narrow pulse on the DCLK line during this reset event. When the DCLK\_RST signal is de-asserted, there are t<sub>SYNC\_DLY</sub> CLK cycles of systematic delay and the next CLK rising edge synchronizes the DCLK output with those of other ADC12D1620 devices in the system. For 90° mode (DDRPh = logic-high), the synchronizing edge occurs on the rising edge of CLK, 4 cycles after the first rising edge of CLK after DCLK RST is released. For 0° mode (DDRPh = logic-low), this is 5 cycles instead. The DCLK output is enabled again after a constant delay of ton. For both demux and non-demux modes, there is some uncertainty about how DCLK comes out of the reset state for the first DCLK RST pulse. For the second (and subsequent) DCLK RST pulses, the DCLK comes out of the reset state in a known way. Therefore, if using the DCLK reset feature, TI recommends applying one dummy DCLK\_RST pulse before using the second DCLK\_RST pulse to synchronize the outputs. This recommendation applies each time the device or channel is powered-on. When using DCLK\_RST to synchronize multiple ADC12D1620 devices, the select-phase bits in the Control Register (Addr: Eh, Bits: 4:3) must be the same for each master ADC12D1620. #### 8.1.5 Temperature Sensor The ADC12D1620 has an on-die temperature diode connected to the Tdiode+ and Tdiode- pins that may be used to monitor the die temperature. In Figure 49, the LM95213 is used to monitor the temperature of an ADC12D1620 as well as an FPGA, see Figure 49. Typical temperature diode voltage to temperature characteristic is: $$T_{J} = \frac{(V_{diode} - 0.84161)}{-0.0015}$$ for 1-mA diode forward current (2) If this feature is unused, the Tdiode+ and Tdiode- pins may be left floating. Tomical Tanananatura Canaan Anniisatia Figure 49. Typical Temperature Sensor Application #### 8.2 Radiation Environments Careful consideration must be given to environmental conditions when using a product in a radiation environment. ## 8.2.1 Total Ionizing Dose Radiation hardness assured (RHA) products are those part numbers with a total ionizing dose (TID) level specified in the POA. Testing and qualification of these products is done on a wafer level according to MIL-STD-883, Test Method 1019. Wafer level TID data are available with lot shipments. #### 8.2.2 Single Event Latch-Up and Functional Interrupt One time single event latch-up (SEL) and single event functional interrupt (SEFI) testing was performed according to EIA/JEDEC Standard, EIA/JEDEC57. The linear energy transfer threshold (LETth) shown in the 特性 section is the maximum LET tested. A test report is available upon request. ## 8.2.3 Single Event Upset A report on single event upset (SEU) is available upon request. #### 8.3 Cold Sparing The ADC12D1620QML-SP has been designed for cold sparing with no reduction in operational lifetime or increase in FIT rate as long as certain conditions are met. Cold sparing is defined as a device in which all power supplies are either floating (high-impedance) or grounded. When cold sparing, all output pins must be either floating or clamped to ground through ESD diodes of the receiving device and not pulled up to an active power supply voltage. Input pins may be driven low (or grounded) or driven to other voltages as long as they are within the Recommended Operating Conditions. Input pins (digital and analog) must maintain a maximum input level of 2.15 V and maximum input current of 50 mA per pin when cold sparing. The input current at each pin is a function of the voltage applied to the pin, the ESD diode IV curve, the power down pin settings, and conditions of the V\_A supply. See Figure 50 to Figure 52 for typical IV curves. # **Cold Sparing (continued)** TEXAS INSTRUMENTS ZHCSGI8 – APRIL 2017 www.ti.com.cn ## 9 Power Supply Recommendations ## 9.1 System Power-On Considerations #### 9.1.1 Control Pins Upon power-on, the control pins must be set to the proper configuration per Table 9, ensuring the absolute maximum values in *Absolute Maximum Ratings* are not violated. This can be done through either pullup and pulldown resistors to $V_A$ and $V_{GND}$ or through an FPGA or ASIC. If using an FPGA or ASIC, TI does not recommended writing to the control pins or SPI before power is applied to the ADC12D1620 device. #### 9.1.2 Power On in Non-ECM If the device is in non-ECM at power on, the control registers are configured in the default mode shown in Table 1 and *Register Definitions*. The device may be run in non-ECM or switched to ECM and have the registers changed through the SPI per *Extended Control Mode*. After the device has been configured and has stabilized, run a calibration per *Calibration Feature*. #### 9.1.3 Power On in ECM If the device is in ECM at power on, the control registers come up in an unknown, random state. The registers must be configured through the SPI per Extended Control Mode, or the registers can be set to the default settings in Table 1 by toggling the ECE pin logic-high and then logic-low. After the device has been configured and has stabilized, run a calibration per Calibration Feature. ## 9.1.4 Power-on and Data Clock (DCLK) Many applications use the DCLK output for a system clock. For the ADC12D1620 device, each I channel and Q channel has its own DCLKI and DCLKQ, respectively. The DCLK output is always active, unless that channel is powered down or the DCLK reset feature is used while the device is in demux mode. As the supply to the device ramps, the DCLK also comes up. While the supply is too low, there is no output at DCLK. As the supply continues to ramp, DCLK functions intermittently with irregular frequency, but the amplitude continues to track with the supply. Much below the low end of operating supply range of the ADC12D1620, the DCLK is already fully operational. Figure 53. Supply and DCLK Ramping ## 10 Layout ## 10.1 Layout Guidelines #### 10.1.1 Power Planes Source all supply buses for the ADC from a common linear voltage regulator. This ensures that all power buses to the ADC are turned on and off simultaneously. This single source is split into individual sections of the power plane, with individual decoupling and connections to the different power supply buses of the ADC. Due to the low voltage but relatively high supply-current requirement, the optimal solution may be to use a switching regulator to provide an intermediate low voltage, which is then regulated down to the final ADC supply voltage by a linear regulator. Power for the ADC must be provided through a broad plane, which is located on one layer adjacent to the ground plane(s). Placing the power and ground planes on adjacent layers provides low-impedance decoupling of the ADC supplies, especially at higher frequencies. The output of a linear regulator must feed into the power plane through a low-impedance, multi-via connection. The power plane must be split into individual power peninsulas near the ADC. Each peninsula must feed a particular power bus on the ADC, with decoupling for that power bus connecting the peninsula to the ground plane near each power/ground pin pair. Using this technique can be difficult on many printed circuit CAD tools. To work around this, 0- $\Omega$ resistors can be used to connect the power source net to the individual nets for the different ADC power buses. As a final step, the 0- $\Omega$ resistors can be removed, and the plane and peninsulas can be connected manually after all other error checking is completed. ## 10.1.2 Bypass Capacitors Tl's general recommendation is to have one 100-nF capacitor for each power/ground pin pair. The capacitors must be surface-mount multi-layer ceramic-chip capacitors similar to Panasonic part number ECJ-0EB1A104K. #### 10.1.3 Ground Planes Grounding must done using continuous full ground planes to minimize the impedance for all ground return paths and provide the shortest possible image/return path for all signal traces. #### 10.1.4 Power System Example See Figure 54 for an example with continuous ground planes (except where clear areas are needed to provide appropriate impedance management for specific signals). Power is provided on one plane, with the 1.9-V ADC supply being split into multiple zones or peninsulas for the specific power buses of the ADC. Decoupling capacitors are connected between these power bus peninsulas and the adjacent ground planes using vias. The capacitors are located as close as possible to the individual power/ground pin pairs of the ADC. In most cases, this means the capacitors are located on the opposite side of the PCB to the ADC. # TEXAS INSTRUMENTS # **Layout Guidelines (continued)** Figure 54. Power and Grounding Example # 10.2 Layout Example Figure 55. ADC12D1620 Layout Example: Top Side and Inner Layers # **Layout Example (continued)** Figure 56. ADC12D1620 Layout Example: Bottom Side and Inner Layers #### 10.3 Thermal Considerations The CCGA package is a modified ceramic-land-grid array with an added heat sink. The signal pins on the outer edge are 1.27-mm pitch, while the pins in the center attached to the heat sink are 1 mm. The smaller pitch for the center pins is to improve the thermal resistance. The center pins of the package are attached to the back of the die through a heat sink. Connecting these pins to the PCB ground planes with a low thermal resistance path is the best way to remove heat from the ADC. These pins must also be connected to the ground planes through low impedance path for electrical purposes. Figure 57. CPGA Conceptual Drawing ## 10.4 Board Mounting Recommendation Proper thermal profile is required to establish re-flow under the package and ensure all joints meet profile specifications. **Table 31. Solder Profile Specification** | RANGE UP | PEAK TEMPERATURE (T <sub>PK</sub> ) | MAXIMUM PEAK<br>TEMPERATURE | RAMP DOWN | | |-----------|-------------------------------------|-----------------------------|-----------|--| | ≤ 4°C/sec | 210°C ≤ t <sub>PK</sub> ≤ 215°C | ≤ 220°C | ≤ 5°C/sec | | The 220°C peak temperature is driven by the requirement to limit the dissolution of lead from the high-melt pin to the eutectic solder. Too much lead increases the effective melting point of the board-side joint and makes it much more difficult to remove the device if module rework is required. Cool-down rates and methods affect CCGA assemble yield and reliability. Picking up boards or opening the oven while solder joints are in molten state can disturb the solder joint. Do not pick up boards until the solder joints have fully solidified. Board warping may potentially cause CCGA lifting off pads during cooling and this condition can also cause pin cracking when severe. This warping is a result of a high differential cooling rate between the top and bottom of the board. Both conditions can be prevented by using even top and bottom cooling. Instruments **TEXAS** ZHCSGI8 – APRIL 2017 www.ti.com.cn Figure 58. Landing Pattern Recommendation ## 11 器件和文档支持 ## 11.1 器件支持 ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 器件术语 孔径(采样)延迟是在 CLK 输入的采样边沿测得的延迟量,经过此段延迟后将在器件内部对输入引脚上的信号进行采样。 孔径抖动 (tal) 是样本之间孔径延迟的变化。实际上可以将孔径抖动视为输入端的噪声。 误码率 (CER) 是指出错率,即单位时间内 ADC 输出可能出错的字数除以该时间内检测到的字数。10<sup>-18</sup> 的 CER 相 当于 adc12d1620QML-SP 每 31.7 年出现一次单字统计错误。 时钟占空比是时钟波形为逻辑高电平的时间与一个时钟周期总时长的比率。 微分非线性 (DNL) 是对相对于理想步距 (1 LSB) 的最大偏差的度量。该值可使用 $f_{IN} = 1$ MHz 正弦波,在相关采样率 $f_{CLK}$ 下测得。 有效位数(ENOB 或有效位)是用于指定信号噪声失真比或 SINAD 的方法。ENOB 等于 (SINAD - 1.76)/6.02,表明转换器等效于具有该位数 (ENOB) 的理想 ADC。 增益误差是指相对于传递函数理想斜率的偏差。它可以通过偏移和满量程误差进行计算。正增益误差是偏移误差减去正满量程误差所得到的值。负增益误差是负满量程误差减去偏移误差所得到的值。增益误差是负满量程误差减去正满量程误差所得到的值;它也等于正增益误差加负增益误差。 增益平坦度是对给定宽带范围内的增益变化的度量。例如,对于 adc12d1620QML-SP,对于非 DES 模式,从 D.C. 到 Fs/2 为 800MHz,对于 DES 模式,从 D.C. 到 Fs/2 为 1600MHz。 积分非线性 (INL) 表示 ADC 传递函数与穿过 ADC 传递函数画出的理想直线之间的最大距离偏差。任何给定代码相对于该直线的偏差从该代码值步距的中心进行测量。使用了最佳拟合法。 插入损耗是由于插入器件(例如 adc12d1620)而导致的功率损耗,单位用 dB 表示。 互调失真 (IMD) 是对三阶失真产物( $2f_2 - f_1$ 、 $2f_1 - f_2$ )的度量,在对 ADC 输入施加两个频率( $f_1$ 、 $f_2$ )接近的音调时会导致这些失真产物。它通过输入音调的电平与两个失真产物中的较高者之间的差值 (dBc) 或仅使用两个失真产物中的较高者 (dBFS) 进行度量。 LSB (最低有效位) 是所有位中具有最小值或最低权重的位。该值为 $V_{FS}/2^N$ 其中 - V<sub>FS</sub> 是由 FSR 输入设置的差分满量程振幅 V<sub>IN FSR</sub> - N 是以位数表示的 ADC 分辨率(adc12d1620 为 12) 低电压差分信号 (LVDS) 差分输出电压( $V_{ID}$ 和 $V_{OD}$ )是 $V_{D}$ + 和 $V_{D}$ - 信号的差值绝对值的两倍,每个信号相对于接地进行测量。 $V_{OD}$ 峰值为 $V_{OD,P}$ = ( $V_{D}$ + - $V_{D}$ -), $V_{OD}$ 峰间值为 $V_{OD,P-P}$ = 2 × ( $V_{D}$ + - $V_{D}$ -);对于该产品, $V_{OD}$ 是测量的峰间值。 图 59. LVDS 输出信号电平 (3) Instruments ZHCSGI8 – APRIL 2017 www.ti.com.cn ## 器件支持 (接下页) **LVDS** 输出偏移电压 (V<sub>os</sub>) 是相对于接地的 D+ 和 D- 引脚输出电压之间的中点,即 [(V<sub>D</sub>+) + ( V<sub>D</sub>-)]/2。请参阅图 59。 缺失码是指那些被跳过而永远不会显示在 ADC 输出中的输出代码。无法使用任何输入值实现这些代码。 MSB (最高有效位) 是具有最大值或最高权重的位。它的值是满量程的一半。 负满量程误差 (NFSE) 是对第一个代码转换到差分 -V<sub>IN</sub>/2 之上理想 1/2 LSB 的距离的度量(FSR 引脚为低电平)。对于 ADC12D1620,假设基准电压是理想值,因此该误差是满量程误差和基准电压误差的组合。 本底噪声密度是对本底噪声的功率密度的度量,以 dBFS/Hz 和 dBm/Hz 为单位。"0dBFS"定义为精确使用 ADC 的满标量程的正弦波的功率。 噪声功率比 (NPR)) 是陷波单元内的功率总量与相同数量的陷波外单元中功率总量的比率,以 dB 为单位。 偏移误差 (V<sub>OFF</sub>) 是对中标度点偏离理想零电压差分输入的距离的度量。 偏移误差 = 导致 8k 样本平均值的实际输入与平均代码 2047.5 中的结果的比值。 输出延迟 (t<sub>OD</sub>) 是在 CLK+ 的上升沿之后、输出引脚上出现数据更新之前的延时(以及时钟延迟)。 超量程恢复时间是转换器差分输入电压从 ±1.2V 变为 0V 后恢复并以额定精度进行转换所需的时间。 流水线延迟是开始转换与数据出现在输出驱动器级中之间的输入时钟周期数。数据将转换滞后时钟延迟加 t<sub>OD</sub> 的时间。 正满量程误差 (PFSE) 是对最后一个代码转换到差分 +V<sub>IN</sub>/2 之下理想 1-1/2 LSB 的距离的度量。对于 ADC12D1620,假设基准电压是理想值,因此该误差是满量程误差和基准电压误差的组合。 信噪比 (SNR) 是单个音调的基波 rms 值与低于采样频率一半的所有其他频谱分量(不包括谐波或直流)之和的 rms 值之比,以 dB 为单位。 信号噪声失真比(S/(N+D) 或 SINAD) 是单个音调的基波 rms 值与低于输入时钟频率一半的所有其他频谱分量(包括谐波,但不包括直流)的 rms 值之比,以 dB 为单位。 无杂散动态范围 (SFDR) 是输出端输入信号与杂散信号峰值的均方根 rms 值之间的差值(以 dB 为单位),其中杂散信号是出现在输出频谱中但未出现在输入中的任何信号(直流除外)。 $R_{\theta,IA}$ 是结与环境之间的热阻。 R<sub>AIR</sub> 是结与靠近外部引脚的电路板之间的热阻。 $R_{\theta,IT}$ 是在封装的盖处测量的结与外壳之间的热阻。 总谐波失真 (THD) 是输出端前九个谐波电平的总 rms 与输出端基波电平之比,以 dB 为单位。THD 的计算方法为 THD = $$20 \times \log \sqrt{\frac{A_{f2}^2 + \dots + A_{f10}^2}{A_{f1}^2}}$$ 其中 - A<sub>f1</sub> 是基波(输出)频率的 RMS 功率 - A<sub>f2</sub> 到 A<sub>f10</sub> 是输出频谱中前 9 个谐波频率的 RMS 功率 (4) - 二次谐波失真 (2nd Harm) 是在输出端检测到的输入频率中的 RMS 功率与输出端其二次谐波电平中的功率之间的差值,以 dB 为单位。 - 三次谐波失真 (3rd Harm) 是在输出端检测到的输入频率中的 RMS 功率与输出端其三次谐波电平中的功率之间的差值,以 dB 为单位。 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到所有产品更改信息每周摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 11.5 静电放电警告 能 (A) ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更, 恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。 ## 12.1 工程样片 工程样片可用订购,在可订购器件名称中以"MPR"进行标识(请参阅"附录"中的"封装信息")。工程 (MPR) 样片仅在室温下符合数据表性能规格,尚未经历全面的生产流程或测试。工程样片的 QCI 可能不符合规定,无法通过测试,但不会影响其在室温下的性能,如辐射或可靠性测试。 www.ti.com 29-Mar-2021 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|---------------|--------------|-----------------------------------------------------|---------| | 5962F1220502VXF | ACTIVE | CCGA | NAA | 376 | 1 | Non-RoHS &<br>Non-Green | Call TI | Call TI | -55 to 125 | F1220502VXF<br>ADC12D1620 | Samples | | ADC12D1620CCMLS | ACTIVE | CCGA | NAA | 376 | 1 | Non-RoHS<br>& Green | Call TI | Call TI | -55 to 125 | ADC12D1620CC<br>MLS | Samples | | ADC12D1620CCMPR | ACTIVE | CCGA | NAA | 376 | 1 | Non-RoHS<br>& Green | Call TI | Call TI | 25 to 25 | ADC12D1620CC<br>(MPR, MPR E.S.) | Samples | | ADC12D1620LGMLS | ACTIVE | CLGA | FVA | 256 | 1 | RoHS & Green | Call TI | Call TI | -55 to 125 | ADC12D1620LG<br>MLS | Samples | | ADC12D1620LGMPR | ACTIVE | CLGA | FVA | 256 | 1 | RoHS & Green | Call TI | Call TI | 25 to 25 | (ADC12D1620CC, ADC<br>12D1620LG)<br>(MPR, MPR E.S.) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM www.ti.com 29-Mar-2021 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司