



Sample &

Buy





#### SN54AHCT16373, SN74AHCT16373

SCLS336I – JANUARY 2000 – REVISED AUGUST 2014

# SNx4AHCT16373 16-Bit Transparent D-Type Latches With 3-State Outputs

## 1 Features

Texas

Instruments

- Members of the Texas Instruments Widebus™ Family
- *EPIC*<sup>™</sup> (Enhanced-Performance Implanted CMOS) Process
- Inputs are TTL-Voltage Compatible
- Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include:
  - Plastic Shrink Small-Outline (DL) Package
  - Thin Shrink Small-Outline (DGG) Package
  - Thin Very Small-Outline (DGV) Package
  - 80-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings

## **4** Simplified Schematic



To Seven Other Channels

### 2 Applications

- Wearable Health and Fitness Devices
- Toys
- PCs and Notebooks
- Power Infrastructures
- Servers

## 3 Description

The SNxAHCT16373 devices are 16-bit transparent D-type latches with 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

| PART NUMBER  | PACKAGE    | BODY SIZE (NOM)    |  |  |
|--------------|------------|--------------------|--|--|
|              | TSSOP (48) | 12.50 mm × 6.10 mm |  |  |
| SNx4AHC16373 | TVSOP (48) | 9.70 mm × 4.40 mm  |  |  |
|              | SSOP (48)  | 15.88 mm × 7.49 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**To Seven Other Channels** 





# **Table of Contents**

| 1 | Feat | tures 1                           |  |  |  |  |  |  |
|---|------|-----------------------------------|--|--|--|--|--|--|
| 2 | Арр  | lications1                        |  |  |  |  |  |  |
| 3 | Des  | Description 1                     |  |  |  |  |  |  |
| 4 | Sim  | plified Schematic 1               |  |  |  |  |  |  |
| 5 | Rev  | ision History2                    |  |  |  |  |  |  |
| 6 | Pin  | Configuration and Functions 3     |  |  |  |  |  |  |
| 7 | Spe  | cifications5                      |  |  |  |  |  |  |
|   | 7.1  | Absolute Maximum Ratings 5        |  |  |  |  |  |  |
|   | 7.2  | Handling Ratings5                 |  |  |  |  |  |  |
|   | 7.3  | Recommended Operating Conditions5 |  |  |  |  |  |  |
|   | 7.4  | Thermal Information 6             |  |  |  |  |  |  |
|   | 7.5  | Electrical Characteristics        |  |  |  |  |  |  |
|   | 7.6  | Timing Requirements 6             |  |  |  |  |  |  |
|   | 7.7  | Switching Characteristics 7       |  |  |  |  |  |  |
|   | 7.8  | Noise Characteristics7            |  |  |  |  |  |  |
|   | 7.9  | Operating Characteristics7        |  |  |  |  |  |  |
|   | 7.10 | Typical Characteristics 8         |  |  |  |  |  |  |
| 8 | Para | ameter Measurement Information    |  |  |  |  |  |  |

| 9  | Deta | iled Description                         | 10 |
|----|------|------------------------------------------|----|
|    | 9.1  | Overview                                 | 10 |
|    | 9.2  | Functional Block Diagrams                | 10 |
|    | 9.3  | Feature Description                      | 11 |
|    | 9.4  | Device Functional Modes                  | 11 |
| 10 | Арр  | lication and Implementation              | 12 |
|    | 10.1 | Application Information                  | 12 |
|    | 10.2 | Typical Application                      |    |
| 11 | Pow  | er Supply Recommendations                | 13 |
| 12 | Laye | out                                      | 13 |
|    | 12.1 | Layout Guidelines                        | 13 |
|    | 12.2 | Layout Example                           | 13 |
| 13 | Dev  | ice and Documentation Support            | 14 |
|    | 13.1 | Related Links                            | 14 |
|    | 13.2 | Trademarks                               | 14 |
|    | 13.3 | Electrostatic Discharge Caution          | 14 |
|    | 13.4 | Glossary                                 | 14 |
| 14 |      | hanical, Packaging, and Orderable mation | 14 |

## **5** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision H (January 2000) to Revision I                                          | Page |
|-----------------------------------------------------------------------------------------------|------|
| Updated document to new TI data sheet format                                                  | 1    |
| Deleted Ordering Information table.                                                           |      |
| Added Applications.                                                                           |      |
| Added Pin Functions table                                                                     |      |
| Added Handling Ratings table                                                                  |      |
| Changed MAX operating temperature to 125°C in Recommended Operating Condition                 |      |
| Added Thermal Information table.                                                              |      |
| • Added -40°C to 125°C for SN74AHCT16373 in Electrical Characteristics table                  |      |
| • Added $T_A = -40^{\circ}$ C to 125°C for SN74AHCT16373 in the Timing Requirements table     |      |
| • Added $T_A = -40^{\circ}$ C to 125°C for SN74AHCT16373 in the Switching Characteristics tab | le7  |
| Added Typical Characteristics.                                                                |      |
| Added Detailed Description section.                                                           |      |
| Added Application and Implementation section                                                  |      |
| Added Power Supply Recommendations and Layout sections                                        |      |

2



www.ti.com



# 6 Pin Configuration and Functions

| $1 \overrightarrow{OE} \begin{bmatrix} 1 & 48 \\ 1 & 48 \end{bmatrix} 1 LE \\ 1 Q1 \begin{bmatrix} 2 & 47 \\ 1 Q2 \end{bmatrix} 1 D1 \\ 1 Q2 \begin{bmatrix} 3 & 46 \\ 1 D2 \end{bmatrix} 1 D2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SN74AHCT16373DG                                                                                                                                                                                                                                                                      | WD PACKAGE<br>G, DGV, OR DL PACKAGE<br>VIEW)                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND       4       45       GND         1Q3       5       44       1D3         1Q4       6       43       1D4         V <sub>CC</sub> 7       42       V <sub>CC</sub> 1Q5       8       41       1D5         1Q6       9       40       1D6         GND       10       39       GND         1Q7       11       38       1D7         1Q8       12       37       1D8         2Q1       13       36       2D1         2Q2       14       35       2D2         GND       15       34       GND         2Q3       16       33       2D3         2Q4       17       32       2D4         V <sub>CC</sub> 18       31       V <sub>CC</sub> 2Q5       19       30       2D5         2Q6       20       29       2D6         GND       21       28       GND         2Q7       22       27       2D7         2Q8       23       26       2D8         2OE       24       25       2LE | 1Q1 [ 2<br>1Q2 [ 3<br>GND [ 4<br>1Q3 [ 5<br>1Q4 [ 6<br>V <sub>CC</sub> [ 7<br>1Q5 [ 8<br>1Q6 [ 9<br>GND [ 10<br>1Q7 [ 11<br>1Q8 [ 12<br>2Q1 [ 13<br>2Q2 [ 14<br>GND [ 15<br>2Q3 [ 16<br>2Q4 [ 17<br>V <sub>CC</sub> [ 18<br>2Q5 [ 19<br>2Q6 [ 20<br>GND [ 21<br>2Q7 [ 22<br>2Q8 [ 23 | 47       1D1         46       1D2         45       GND         44       1D3         43       1D4         42       V <sub>CC</sub> 41       1D5         40       1D6         39       GND         38       1D7         37       1D8         36       2D1         35       2D2         34       GND         33       2D3         32       2D4         31       V <sub>CC</sub> 30       2D5         29       2D6         28       GND         27       2D7         26       2D8 |

#### **Pin Functions**

| PIN |                 | I/O | DESCRIPTION     |  |
|-----|-----------------|-----|-----------------|--|
| NO. | NAME            |     | DESCRIPTION     |  |
| 1   | 1 <del>0E</del> | I   | Output Enable 1 |  |
| 2   | 1Q1             | 0   | 1Q1 Output      |  |
| 3   | 1Q2             | 0   | 1Q2 Output      |  |
| 4   | GND             | —   | Ground Pin      |  |
| 5   | 1Q3             | 0   | 1Q3 Output      |  |
| 6   | 1Q4             | 0   | 1Q4 Output      |  |
| 7   | V <sub>CC</sub> | —   | Power Pin       |  |
| 8   | 1Q5             | 0   | 1Q5 Output      |  |
| 9   | 1Q6             | 0   | 1Q6 Output      |  |
| 10  | GND             | —   | Ground Pin      |  |
| 11  | 1Q7             | 0   | 1Q7 Output      |  |
| 12  | 1Q8             | 0   | 1Q8 Output      |  |
| 13  | 2Q1             | 0   | 2Q1 Output      |  |
| 14  | 2Q2             | 0   | 2Q2 Output      |  |
| 15  | GND             | _   | Ground Pin      |  |
| 16  | 2Q3             | 0   | 2Q3 Output      |  |
| 17  | 2Q4             | 0   | 2Q4 Output      |  |
| 18  | V <sub>CC</sub> | _   | Power Pin       |  |

Copyright © 2000–2014, Texas Instruments Incorporated

Submit Documentation Feedback 3



## Pin Functions (continued)

| I   | PIN             |     | DECODIDEION     |  |
|-----|-----------------|-----|-----------------|--|
| NO. | NAME            | I/O | DESCRIPTION     |  |
| 19  | 2Q5             | 0   | 2Q5 Output      |  |
| 20  | 2Q6             | 0   | 2Q6 Output      |  |
| 21  | GND             | _   | Ground Pin      |  |
| 22  | 2Q7             | 0   | 2Q7 Output      |  |
| 23  | 2Q8             | 0   | 2Q8 Output      |  |
| 24  | 2 <del>0E</del> | I   | Output Enable 2 |  |
| 25  | 2LE             | I   | Latch Enable 2  |  |
| 26  | 2D8             | I   | 2D8 Input       |  |
| 27  | 2D7             | I   | 2D7 Input       |  |
| 28  | GND             | _   | Ground Pin      |  |
| 29  | 2D6             | I   | 2D6 Input       |  |
| 30  | 2D5             | I   | 2D5 Input       |  |
| 31  | V <sub>CC</sub> | _   | Power Pin       |  |
| 32  | 2D4             | I   | 2D4 Input       |  |
| 33  | 2D3             | I   | 2D3 Input       |  |
| 34  | GND             | _   | Ground Pin      |  |
| 35  | 2D2             | I   | 2D2 Input       |  |
| 36  | 2D1             | I   | 2D1 Input       |  |
| 37  | 1D8             | I   | 1D8 Input       |  |
| 38  | 1D7             | I   | 1D7 Input       |  |
| 39  | GND             | —   | Ground Pin      |  |
| 40  | 1D6             | I   | 1D6 Input       |  |
| 41  | 1D5             | I   | 1D5 Input       |  |
| 42  | V <sub>CC</sub> | _   | Power Pin       |  |
| 43  | 1D4             | I   | 1D4 Input       |  |
| 44  | 1D3             | I   | 1D3 Input       |  |
| 45  | GND             |     | Ground Pin      |  |
| 46  | 1D2             | I   | 1D2 Input       |  |
| 47  | 1D1             | I   | 1D1 Input       |  |
| 48  | 1LE             | I   | Latch Enable 1  |  |



## 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                                   |                             | MIN  | MAX                   | UNIT |
|-----------------|---------------------------------------------------|-----------------------------|------|-----------------------|------|
| $V_{CC}$        | Supply voltage range                              |                             | -0.5 | 7                     | V    |
| VI              | Input voltage range <sup>(2)</sup>                |                             | -0.5 | 7                     | V    |
| Vo              | Output voltage range <sup>(2)</sup>               |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                               | V <sub>1</sub> < 0          |      | -20                   | mA   |
| I <sub>OK</sub> | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20                   | mA   |
| I <sub>O</sub>  | Continuous output current                         | $V_{O} = 0$ to $V_{CC}$     |      | ±25                   | mA   |
|                 | Continuous current through V <sub>CC</sub> or GND |                             |      | ±75                   | mA   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |  |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|--|
| T <sub>stg</sub>   | Storage temperature rang | -65                                                                                      | 150 | °C   |      |  |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 |      |  |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       |                                    | SN54AHCT16373 <sup>(2)</sup> |                 | SN74AHCT16373 |                 | UNIT |
|-----------------------|------------------------------------|------------------------------|-----------------|---------------|-----------------|------|
|                       |                                    | MIN                          | MAX             | MIN           | MAX             | UNIT |
| V <sub>CC</sub>       | Supply voltage                     | 4.5                          | 5.5             | 4.5           | 5.5             | V    |
| VIH                   | High-level input voltage           | 2                            |                 | 2             |                 | V    |
| VIL                   | Low-level input voltage            |                              | 0.8             |               | 0.8             | V    |
| VI                    | Input voltage                      | 0                            | 5.5             | 0             | 5.5             | V    |
| Vo                    | Output voltage                     | 0                            | V <sub>CC</sub> | 0             | V <sub>CC</sub> | V    |
| I <sub>OH</sub>       | High-level output current          |                              | 8               |               | -8              | mA   |
| I <sub>OL</sub>       | Low-level output current           |                              | 8               |               | 8               | mA   |
| $\Delta t / \Delta v$ | Input transition rise or fall rate |                              | 20              |               | 20              | ns/V |
| T <sub>A</sub>        | Operating free-air temperature     | -55                          | 125             | -40           | 125             | °C   |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

(2) Product Preview

# SN54AHCT16373, SN74AHCT16373

SCLS336I - JANUARY 2000 - REVISED AUGUST 2014

www.ti.com

## 7.4 Thermal Information

|                       |                                              |      | SN74AHCT16373 |      |       |  |
|-----------------------|----------------------------------------------|------|---------------|------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGG  | DGV           | DL   | UNIT  |  |
|                       |                                              |      | 48 PINS       |      |       |  |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 69.9 | 80.9          | 61.4 |       |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 24.2 | 32.8          | 31.4 |       |  |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         | 26.9 | 44.0          | 33.2 | 00 MM |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.9  | 3.3           | 9.0  | °C/W  |  |
| Ψјв                   | Junction-to-board characterization parameter | 36.6 | 43.4          | 32.9 |       |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a  | n/a           | n/a  |       |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

## 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                     | Vcc             | T <sub>A</sub> = 25°C |     |       | SN54AHCT16373 <sup>(1)</sup> |                   | -40°C to 85°C<br>SN74AHCT16373 |      | -40°C to 125°C<br>SN74AHCT16373 |      | UNIT |
|---------------------------------|-----------------------------------------------------|-----------------|-----------------------|-----|-------|------------------------------|-------------------|--------------------------------|------|---------------------------------|------|------|
|                                 |                                                     |                 | MIN                   | TYP | MAX   | MIN                          | MAX               | MIN                            | MAX  | MIN                             | MAX  |      |
| V                               | I <sub>OH</sub> = -50 μA                            | 4.5 V           | 4.4                   | 4.5 |       | 4.4                          |                   | 4.4                            |      | 4.4                             |      | V    |
| V <sub>OH</sub>                 | $I_{OH} = -8 \text{ mA}$                            | 4.5 V           | 3.94                  |     |       | 3.8                          |                   | 3.8                            |      | 3.8                             |      | V    |
| V                               | I <sub>OL</sub> = 50 μA                             | 4.5 V           |                       |     | 0.1   |                              | 0.1               |                                | 0.1  |                                 | 0.1  | V    |
| V <sub>OL</sub>                 | I <sub>OL</sub> = 8 mA                              |                 |                       |     | 0.36  |                              | 0.44              |                                | 0.44 |                                 | 0.44 | v    |
| l <sub>i</sub>                  | $V_{I} = V_{CC}$ or GND                             | 0 V to<br>5.5 V |                       |     | ±0.1  |                              | ±1 <sup>(2)</sup> |                                | ±1   |                                 | ±1   | μA   |
| I <sub>oz</sub>                 | $V_{O} = V_{CC}$ or GND                             | 5.5 V           |                       |     | ±0.25 |                              | ±2.5              |                                | ±2.5 |                                 | ±2.5 | μA   |
| I <sub>CC</sub>                 | $V_I = V_{CC}$ or GND, $I_O = 0$                    | 5.5 V           |                       |     | 4     |                              | 40                |                                | 40   |                                 | 40   | μA   |
| ΔI <sub>CC</sub> <sup>(3)</sup> | One input at 3.4 V, Other inputs at $V_{CC}$ or GND | 5.5 V           |                       |     | 1.35  |                              | 1.5               |                                | 1.5  |                                 | 1.5  | mA   |
| C <sub>i</sub>                  | $V_{I} = V_{CC}$ or GND                             | 5 V             |                       | 2.5 | 10    |                              |                   |                                | 10   |                                 |      | pF   |
| Co                              | $V_{O} = V_{CC}$ or GND                             | 5 V             |                       | 4.5 |       |                              |                   |                                |      |                                 |      | pF   |

(1)Product Preview

(2)

On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0$  V. This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or  $V_{CC}$ . (3)

## 7.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC} = 5 V \pm 0.5 V$  (unless otherwise noted) (see Figure 2)

|                 |                                         | T <sub>A</sub> = 25°C |     | SN54AHCT16373 <sup>(1)</sup> |   | SN74AHCT16373 | T <sub>A</sub> = -40°C to 125°C<br>SN74AHCT16373 | UNIT |
|-----------------|-----------------------------------------|-----------------------|-----|------------------------------|---|---------------|--------------------------------------------------|------|
|                 |                                         | MIN                   | MAX | MIN MA                       | X | MIN MAX       | MIN MAX                                          |      |
| tw              | Pulse duration, LE high                 | 6.5                   |     | 6.5                          |   | 6.5           | 6.5                                              | ns   |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ | 1.5                   |     | 1.5                          |   | 1.5           | 1.5                                              | ns   |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$   | 3.5                   |     | 3.5                          |   | 3.5           | 3.5                                              | ns   |

(1) Product Preview

#### 7.7 Switching Characteristics

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see Figure 2)

| PARAMETER          | FROM     | TO          | LOAD<br>CAPACITANCE    |                        | T <sub>A</sub> = 25°C |                     | SN54AHCT           | 16373 <sup>(1)</sup> | SN74AHC             | Г16373 | SN74AHC<br>T <sub>A</sub> = -40°C |      | UNIT |    |
|--------------------|----------|-------------|------------------------|------------------------|-----------------------|---------------------|--------------------|----------------------|---------------------|--------|-----------------------------------|------|------|----|
|                    | (OUTPUT) | (INPUT)     | CAPACITANCE            | MIN                    | TYP                   | MAX                 | MIN                | MAX                  | MIN                 | MAX    | MIN                               | MAX  |      |    |
| t <sub>PLH</sub>   | D        | Q           | 0 45 - 5               |                        | 5.1 <sup>(2)</sup>    | 8.5 <sup>(2)</sup>  | 1 <sup>(2)</sup>   | 9.5 <sup>(2)</sup>   | 1                   | 9.5    | 1                                 | 10.5 |      |    |
| t <sub>PHL</sub>   | D        | Q           | C <sub>L</sub> = 15 pF |                        | 5.1 <sup>(2)</sup>    | 8.5(2)              | 1 <sup>(2)</sup>   | 9.5 <sup>(2)</sup>   | 1                   | 9.5    | 1                                 | 10.5 | ns   |    |
| t <sub>PLH</sub>   |          |             | 0.45.5                 |                        | 5(2)                  | 8.5(2)              | 1 <sup>(2)</sup>   | 9.5 <sup>(2)</sup>   | 1                   | 9.5    | 1                                 | 10.5 |      |    |
| t <sub>PHL</sub>   | LE       | Q           | C <sub>L</sub> = 15 pF |                        | 5 <sup>(2)</sup>      | 8.5(2)              | 1 <sup>(2)</sup>   | 9.5 <sup>(2)</sup>   | 1                   | 9.5    | 1                                 | 10.5 | ns   |    |
| t <sub>PZH</sub>   | OE       | -           | 0 15 5                 |                        | 5 <sup>(2)</sup>      | 9.5 <sup>(2)</sup>  | 1 <sup>(2)</sup>   | 10.5(2)              | 1                   | 10.5   | 1                                 | 11.1 |      |    |
| t <sub>PZL</sub>   | OE       | Q           | Q                      | C <sub>L</sub> = 15 pF |                       | 5 <sup>(2)</sup>    | 9.5 <sup>(2)</sup> | 1 <sup>(2)</sup>     | 10.5 <sup>(2)</sup> | 1      | 10.5                              | 1    | 11.1 | ns |
| t <sub>PHZ</sub>   |          | Q           |                        |                        | 6 <sup>(2)</sup>      | 10.2 <sup>(2)</sup> | 1 <sup>(2)</sup>   | 11 <sup>(2)</sup>    | 1                   | 11     | 1                                 | 11.6 |      |    |
| t <sub>PLZ</sub>   | OE       |             | C <sub>L</sub> = 15 pF |                        | 6.8 <sup>(2)</sup>    | 10.2 <sup>(2)</sup> | 1 <sup>(2)</sup>   | 11 <sup>(2)</sup>    | 1                   | 11     | 1                                 | 11.6 | ns   |    |
| t <sub>PLH</sub>   | "        |             | 0 50 5                 |                        | 5.9                   | 9.5                 | 1                  | 10.5                 | 1                   | 10.5   | 1                                 | 11.5 |      |    |
| t <sub>PHL</sub>   | D        | Q           | C <sub>L</sub> = 50 pF |                        | 5.9                   | 9.5                 | 1                  | 10.5                 | 1                   | 10.5   | 1                                 | 11.5 | ns   |    |
| t <sub>PLH</sub>   |          |             | 0 50 5                 |                        | 6.4                   | 9.5                 | 1                  | 10.5                 | 1                   | 10.5   | 1                                 | 11.5 |      |    |
| t <sub>PHL</sub>   | LE       | Q           | C <sub>L</sub> = 50 pF |                        | 5.9                   | 9.5                 | 1                  | 10.5                 | 1                   | 10.5   | 1                                 | 11.5 | ns   |    |
| t <sub>PZH</sub>   | 5        | -           | 0 50 5                 |                        | 6                     | 10.5                | 1                  | 11.5                 | 1                   | 11.5   | 1                                 | 12.1 |      |    |
| t <sub>PZL</sub>   | UE       | <u>OE</u> Q | C <sub>L</sub> = 50 pF |                        | 6                     | 10.5                | 1                  | 11.5                 | 1                   | 11.5   | 1                                 | 12.1 | ns   |    |
| t <sub>PHZ</sub>   |          | _           | 0 50 5                 |                        | 6.8                   | 11.2                | 1                  | 12                   | 1                   | 12     | 1                                 | 12.6 | ns   |    |
| t <sub>PLZ</sub>   | OE       | <u>OE</u> Q | C <sub>L</sub> = 50 pF |                        | 7.8                   | 11.2                | 1                  | 12                   | 1                   | 12     | 1                                 | 12.6 |      |    |
| t <sub>sk(o)</sub> |          |             | C <sub>L</sub> = 50 pF |                        |                       | 1 <sup>(3)</sup>    |                    |                      |                     | 1      |                                   | 1    | ns   |    |

(1) Product Preview

(2) On products compliant to MIL-PRF-38535, this parameter is not production tested.

(3) On products compliant to MIL-PRF-38535, this parameter does not apply.

## 7.8 Noise Characteristics

 $V_{CC} = 5 \text{ V}, \text{ } \text{C}_{L} = 50 \text{ pF}, \text{ } \text{T}_{A} = 25^{\circ}\text{C}^{(1)}$ 

|                    | PARAMETER                                     | SN74 | 4AHCT163 | UNIT |      |
|--------------------|-----------------------------------------------|------|----------|------|------|
|                    | PARAMETER                                     | MIN  | TYP      | MAX  | UNIT |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.32     | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.1     | -0.8 | V    |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |      | 4.7      |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2    |          |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |      |          | 0.8  | V    |

(1) Characteristics are for surface-mount packages only.

#### 7.9 Operating Characteristics

 $V_{CC} = 5 V, T_A = 25^{\circ}C$ 

|                 | PARAMETER                     | TEST C   | ONDITIONS | ТҮР | UNIT |
|-----------------|-------------------------------|----------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 22  | pF   |

NSTRUMENTS www.ti.com

**EXAS** 

## 7.10 Typical Characteristics





#### 8 Parameter Measurement Information



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1$  MHz, Z<sub>Q</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq 3$  ns, t<sub>f</sub>  $\leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms

TEXAS INSTRUMENTS

www.ti.com

### 9 Detailed Description

#### 9.1 Overview

The SNxAHCT16373 devices are 16-bit transparent D-type latches with 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, IO ports, bidirectional bus drivers, and working registers.

These devices can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 9.2 Functional Block Diagrams



Figure 3. Logic Diagram (Positive Logic)



#### **Functional Block Diagrams (continued)**



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### Figure 4. Logic Symbol

#### 9.3 Feature Description

- TTL inputs
  - Lowered switching threshold allows up translation from 3.3 V to 5 V
- Slow edges reduce output ringing

#### 9.4 Device Functional Modes

#### Table 1. Function Table (Each 8-bit Latch)

|    | •      |        | ·              |
|----|--------|--------|----------------|
|    | INPUTS | OUTPUT |                |
| OE | LE     | D      | Q              |
| L  | Н      | Н      | Н              |
| L  | н      | L      | L              |
| L  | L      | х      | Q <sub>0</sub> |
| Н  | х      | х      | Z              |

### **10** Application and Implementation

#### **10.1** Application Information

The SN74AHCT16373 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes it ideal for translating up from 3.3 V to 5 V. Figure 6 shows this type of translation.

#### **10.2 Typical Application**



Figure 5. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

1. Recommended input conditions

- Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in the *Recommended Operating Conditions* table.
- Specified High and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
- Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>
- 2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 75 mA total for the part
  - Outputs should not be pulled above V<sub>CC</sub>



#### **Typical Application (continued)**

#### 10.2.3 Application Curves



## **11 Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended. If there are multiple V<sub>CC</sub> pins, 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input-AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 7 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ ; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver.

#### 12.2 Layout Example



## **13 Device and Documentation Support**

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |
|---------------|----------------|--------------|------------------------|---------------------|------------------------|
| SN54AHCT16373 | Click here     | Click here   | Click here             | Click here          | Click here             |
| SN74AHCT16373 | Click here     | Click here   | Click here             | Click here          | Click here             |

#### Table 2. Related Links

#### 13.2 Trademarks

*Widebus* is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





## PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                   |        |              |         |      |      |              | (6)           |                    |              |                |         |
| 74AHCT16373DGGRG4 | ACTIVE | TSSOP        | DGG     | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT16373      | Samples |
| SN74AHCT16373DGGR | ACTIVE | TSSOP        | DGG     | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT16373      | Samples |
| SN74AHCT16373DGVR | ACTIVE | TVSOP        | DGV     | 48   | 2000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HF373          | Samples |
| SN74AHCT16373DL   | ACTIVE | SSOP         | DL      | 48   | 25   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT16373      | Samples |
| SN74AHCT16373DLR  | ACTIVE | SSOP         | DL      | 48   | 1000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT16373      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |
| SN74AHCT16373DGGR           | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |  |
| SN74AHCT16373DGVR           | TVSOP           | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |  |
| SN74AHCT16373DLR            | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |  |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Jan-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT16373DGGR | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74AHCT16373DGVR | TVSOP        | DGV             | 48   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74AHCT16373DLR  | SSOP         | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |

DL (R-PDSO-G48)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# **DGG0048A**

# DGG0048A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0048A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate

design recommendations. 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated