UCC21750-Q1 **ADVANCE INFORMATION** ZHCSKA3-SEPTEMBER 2019 # 适用于 SiC/IGBT 并具有主动保护、隔离式模拟感应和高 CMTI 的 UCC21750-Q1 10A 拉电流/灌电流增强型隔离式单通道栅极驱动器 #### 特性 - 5.7kV<sub>RMS</sub> 单通道隔离式栅极驱动器 - 符合面向汽车应用的 AEC-Q100 标准 - 高达 2121V<sub>pk</sub> 的 SiC MOSFET 和 IGBT - 33V 最大输出驱动电压 (VDD-VEE) - ±10A 驱动强度和分离输出 - 150V/ns 最小 CMTI - 具有 200ns 快速响应时间的 DESAT 保护 - 4A 内部有源米勒钳位 - 发生故障时的 400mA 软关断 - 具有 PWM 输出的隔离式模拟传感器 - 采用 NTC、PTC 或热敏二极管的温度感应 - 高电压直流链路或相电压 - 过流警报 FLT 和通过 RST/EN 重置 - 针对 RST/EN 的快速启用/禁用响应 - 抑制输入引脚上的 <40ns 噪声瞬态和脉冲 - RDY 上的 12V VDD UVLO (具有电源正常指示功 能) - 具有高达 5V 的过冲/欠冲瞬态电压抗扰度的输入/输 - 130ns (最大) 传播延迟和 30ns (最大) 脉冲/器件 间偏移 - SOIC-16 DW 封装, 爬电距离和间隙 > 8mm - 工作结温范围: -40°C 至 +150°C #### 2 应用 - 适用于 EV 的牵引逆变器 - 车载充电器和充电桩 - 用于 HEV/EV 的直流/直流转换器 #### 3 说明 UCC21750-Q1 是一款电隔离单通道栅极驱动器,用于 具有高达 2121V 直流工作电压的 SiC MOSFET 和 IGBT, 具有高级保护功能 功能、出色的动态性能和稳 健性。UCC21750-Q1 具有高达 ±10A 的峰值拉电流和 灌电流。 输入侧通过 SiO<sub>2</sub> 电容隔离技术与输出侧相隔离,支持 高达 1.5kV<sub>RMS</sub> 的工作电压、12.8kV<sub>PK</sub> 的浪涌抗扰 度,隔离层寿命超过40年,并提供较低的器件间偏 移、大于 150V/ns 的共模噪声抗扰度 (CMTI)。 UCC21750-Q1 具有高级保护功能 功能,如快速过流 和短路检测、分流电流检测支持、故障报告、有源米勒 钳位、输入和输出侧电源 UVLO (用于优化 SiC 和 IGBT 开关行为)和稳健性。可以利用隔离式模拟至 PWM 传感器更轻松地进行温度或电压检测,从而进一 步提高驱动器的多功能性并简化系统设计工作量、尺寸 和成本。 #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸(标称值) | |-------------|------------|----------------| | UCC21750-Q1 | DW SOIC-16 | 10.3mm × 7.5mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 #### 器件引脚配置 # **ADVANCE INFORMATION** # 目录 | 1 | 特性 1 | | 7.4 Under Voltage Lockout (UVLO) | 19 | |---|----------------------------------------|----|-------------------------------------|------------| | 2 | 应用 1 | | 7.5 Desaturation (DESAT) Protection | 21 | | 3 | 说明 | 8 | Detailed Description | 23 | | 4 | 修订历史记录 2 | | 8.1 Overview | 23 | | 5 | Pin Configuration and Functions 3 | | 8.2 Functional Block Diagram | <u>2</u> 4 | | 6 | Specifications | | 8.3 Feature Description | 24 | | U | 6.1 Absolute Maximum Ratings | | 8.4 Device Functional Modes | 31 | | | 6.2 ESD Ratings | 9 | Applications and Implementation | 32 | | | 6.3 Recommended Operating Conditions | | 9.1 Application Information | | | | 6.4 Thermal Information | | 9.2 Typical Application | | | | 6.5 Power Ratings | 10 | Power Supply Recommendations | | | | 6.6 Insulation Specifications | 11 | Layout | | | | 6.7 Safety-Related Certifications | | 11.1 Layout Guidelines | | | | 6.8 Safety Limiting Values | | 11.2 Layout Example | | | | 6.9 Electrical Characteristics | 12 | 器件和文档支持 | | | | 6.10 Switching Characteristics | - | 12.1 文档支持 | | | | 6.11 Insulation Characteristics Curves | | 12.2 接收文档更新通知 | | | | 6.12 Typical Characteristics | | 12.3 社区资源 | | | 7 | Parameter Measurement Information | | 12.4 商标 | | | ′ | | | 12.5 静电放电警告 | | | | 7.1 Propagation Delay | | 12.6 Glossary | | | | 7.2 Input Deglitch Filter | 13 | 机械、封装和可订购信息 | | | | 7.3 Active Miller Clamp 18 | 13 | 7ル70%、 | 47 | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 说明 | |-----------|------|--------| | 2019 年9 月 | * | 预告信息发布 | # 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | | |--------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0(.) | DESCRIPTION | | | | AIN | 1 | I | Isolated analog sensing input, parallel a small capacitor to COM for better noise immunity | | | | DESAT | 2 | I | enaturation current protection input | | | | COM | 3 | Р | Common ground reference, connecting to emitter pin for IGBT and source pin for SiC-MOSFET | | | | OUTH | 4 | 0 | Gate driver output pull up | | | | VDD | 5 | Р | Positive supply rail for gate drive voltage, Bypassing a >220nF capacitor to COM to support specified gate driver source peak current capability | | | | OUTL | 6 | 0 | Gate driver output pull down | | | | CLMPI | 7 | I | Internal Active miller clamp, connecting this pin directly to the gate of the power transistor | | | | VEE | 8 | Р | Negative supply rail for gate drive voltage. Bypassing a >220nF capacitor to COM to support specified gate driver sink peak current capability | | | | GND | 9 | Р | Input power supply and logic ground reference | | | | IN+ | 10 | I | Non-inverting gate driver control input | | | | IN- | 11 | I | Inverting gate driver control input | | | | RDY | 12 | 0 | Power good for VCC-GND and VDD-COM. RDY is open drain configuration and can be paralleled with other RDY signals | | | | FLT | 13 | 0 | Active low fault alarm output upon over current or short circuit. FLT is in open drain configuration and can be paralleled with other faults | | | | RST/EN | 14 | I | The RST/EN serves two purposes: 1) Enable / shutdown of the output side. The FET is turned off by a general turn-off, if terminal EN is set to low; 2) Resets the DESAT condition signaled on FLT pin. if terminal RST/EN is set to low for more than 1000ns. A reset of signal FLT is asserted at the rising edge of terminal RST/EN. For automatic RESET function, this pin only serves as an EN pin. Enable / shutdown of the output side. The FET is turned off by a general turn-off, if terminal EN is set to low. | | | | VCC | 15 | Р | Input power supply from 3V to 5.5V, bypassing a >100nF capacitor to GND | | | | APWM | 16 | 0 | Isolated Analog Sensing PWM output | | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output #### **Specifications** #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | PARAMETER | | MIN | MAX | UNIT | |-------------------------------------|--------------------------------|--------------------------------------------|---------|---------|------| | VCC | VCC – GND | VCC – GND | | 6 | V | | VDD | VDD – COM | | -0.3 | 36 | V | | VEE | VEE – COM | | -17.5 | 0.3 | V | | V <sub>MAX</sub> | VDD – VEE | | -0.3 | 36 | V | | INI. INI. DOT/ENI | | DC | GND-0.3 | VCC | V | | IN+, IN-, RST/EN | | Transient, less than 100 ns <sup>(2)</sup> | GND-5.0 | VCC+5.0 | V | | DESAT | Reference to COM | | COM-0.3 | VDD+0.3 | V | | AIN | Reference to COM | | -0.3 | 5 | V | | OUTU OUTU OLMDI | | DC | VEE-0.3 | VDD | V | | OUTH, OUTL , CLMPI | | Transient, less than 100 ns <sup>(2)</sup> | VEE-5.0 | VDD+5.0 | V | | CLMPE | Reference to VEE | | -0.3 | 5 | V | | RDY, FLT, APWM | | | GND-0.3 | VCC | V | | I <sub>FLT</sub> , I <sub>RDY</sub> | FLT, and RDY pin input current | | | 20 | mA | | I <sub>APWM</sub> | APWM pin output current | | | 20 | mA | | T <sub>J</sub> | Junction temperature range | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | | |--------------------|--------------------------|---------------------------------------------------------|-------|------|--| | V | Floatroatatia dia aharma | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1500 | V | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions | PARAMETER | , , | | | MIN | MAX | UNIT | |---------------------|------------------------------------------|--------------------------|------|---------|---------|------| | VCC | VCC-GND | | | 3.0 | 5.5 | V | | VDD | VDD-COM | | | 13 | 33 | V | | $V_{MAX}$ | VDD-VEE | | | _ | 33 | V | | IN+, IN-, RST/EN | Reference to GND | High level input voltage | | 0.7×VCC | VCC | V | | IIN+, IIN-, RSI/EIN | | Low level input voltage | | 0 | 0.3×VCC | | | AIN | Reference to COM | | | 0.6 | 4.5 | V | | t <sub>RST/EN</sub> | Minimum pulse width that reset the fault | | 1000 | | ns | | | T <sub>A</sub> | Ambient Temperature | | -40 | 125 | °C | | | TJ | Junction temperature | 9 | | -40 | 150 | °C | #### 6.4 Thermal Information | | UCC21750-Q1 | | |--------------------------------------------------------|-------------|------| | THERMAL METRIC <sup>(1)</sup> | DW (SOIC) | UNIT | | | 16 | | | $R_{\theta JA}$ Junction-to-ambient thermal resistance | 68.3 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application Values are verified by characterization on bench. # **Thermal Information (continued)** | | | UCC21750-Q1 | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DW (SOIC) | UNIT | | | | 16 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 27.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 32.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 14.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 32.3 | °C/W | # 6.5 Power Ratings | | PARAMETER | TEST CONDITIONS | Value | UNIT | |-----------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------|-------|------| | P <sub>D</sub> | Maximum power dissipation (both sides) | | 985 | mW | | P <sub>D1</sub> | Maximum power dissipation by transmitter side | VCC = 5V, VDD-COM = 20V, COM-VEE = 5V, IN+/- = 5V, 150kHz, 50% Duty Cycle for 10nF load, $T_a$ =25°C | 20 | mW | | P <sub>D2</sub> | Maximum power dissipation by receiver side | | 965 | mW | www.ti.com.cn #### 6.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | | |-------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--| | GENERA | L | | | | | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | > 8 | mm | | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | > 8 | mm | | | DTI | Distance through the insulation | Minimum internal gap (Internal clearance) of the double insulation (2 × 0.0085 mm) | > 17 | μm | | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | | Material group | According to IEC 60664–1 | 1 | | | | | | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-IV | | | | | Overvoltage Category per IEC 60664-1 | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | | | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | | DIN V VD | DE V 0884-11 (VDE V 0884-11):2017-01 <sup>(2)</sup> | | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | $V_{PK}$ | | | V <sub>IOWM</sub> | Maximum isolation working voltage | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test | 1500 | V <sub>RMS</sub> | | | · IOWW | Ç Ç | DC voltage | 2121 | $V_{DC}$ | | | | Maximum transient isolation voltage | V <sub>TEST</sub> =V <sub>IOTM</sub> , t = 60 s (qualification test) | 8000 | | | | $V_{IOTM}$ | | V <sub>TEST</sub> =1.2 x V <sub>IOTM</sub> , t = 1 s (100% production test) | 9600 | V <sub>PK</sub> | | | V <sub>IOSM</sub> | Maximum surge isolation voltage (3) | Test method per IEC 62368-1, 1.2/50 µs waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification) | 8000 | V <sub>PK</sub> | | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ = 2545 $V_{PK}$ , $t_m$ = 10 s | ≤ 5 | | | | $q_{pd}$ | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM} = 3394$ $V_{PK}$ , $t_m = 10$ s | ≤ 5 | pC | | | | | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM} = 3977 \ V_{PK}$ , $t_m = 1$ s | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output (5) | $V_{IO} = 0.5 \sin (2\pi ft), f = 1 \text{ MHz}$ | ~ 1 | pF | | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | ≥ 10 <sup>12</sup> | | | | R <sub>IO</sub> | Insulation resistance, input to output (5) | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | ≥ 10 <sup>11</sup> | Ω | | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | ≥ 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 40/125/21 | | | | UL 1577 | | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO} = 5700 \text{ V}_{RMS}, t = 60 \text{ s (qualification)};$<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 \text{ V}_{RMS}, t = 1 \text{ s (100\% production)}$ | 5700 | V <sub>RMS</sub> | | <sup>(1)</sup> Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves and ribs on the PCB are used to help increase these specifications. - Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - Apparent charge is electrical discharge caused by a partial discharge (pd). - All pins on each side of the barrier tied together creating a two-terminal device This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. #### 6.7 Safety-Related Certifications | VDE | UL | CSA | CQC | TUV | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Plan to certify according<br>to DIN V VDE V 0884-11<br>(VDE V 0884-11):2017-<br>01;<br>DIN EN 61010-1 (VDE<br>0411-1):2011-07 | Plan to certify<br>according to<br>UL 1577<br>Component<br>Recognition<br>Program | Plan to certify according to CSA Component Acceptance Notice 5A, IEC 60950-1, and IEC 60601-1 | Plan to certify according to GB4943.1-2011 | Plan to certify according to<br>EN 61010-1:2010 (3rd Ed)<br>and<br>EN 60950-<br>1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013 | | Reinforced insulation<br>Maximum transient<br>isolation voltage, 8000<br>V <sub>PK</sub> ;<br>Maximum repetitive peak<br>isolation voltage, 2121<br>V <sub>PK</sub> ;<br>Maximum surge isolation<br>voltage, 8000 V <sub>PK</sub> | Single<br>protection,<br>5700 V <sub>RMS</sub> | Isolation Rating of 5700 V <sub>RMS</sub> ; Reinforced insulation per CSA 60950-1- 07+A1+A2 and IEC 60950-1 (2nd Ed.), 1450 V <sub>RMS</sub> max working voltage (pollution degree 2, material group I); 2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 V <sub>RMS</sub> (354 V <sub>PK</sub> ) max working voltage | Reinforced Insulation, Altitude ≤ 5000m, Tropical climate, 400 V <sub>RMS</sub> maximum working voltage | 5700 V <sub>RMS</sub> Reinforced insulation per EN 61010-1:2010 (3rd Ed) up to working voltage of 1000 V <sub>RMS</sub> 5700 V <sub>RMS</sub> Reinforced insulation per EN 60950-1:2006/A11:2009/A1:2010/A12:2011/A2:2013 up to working voltage of 1450 V <sub>RMS</sub> | | Certification Planned | Certification<br>Planned | Certification Planned | Certification Planned | Certification Planned | #### 6.8 Safety Limiting Values The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. These limits vary with the ambient temperature, the junction-to-air thermal resistance, and the power supply voltages in different applications. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|------| | I <sub>S</sub> | Safety input, output, or supply | $R_{\theta JA}$ =68.3°C/W, $V_{DD}$ = 15V, $V_{EE}$ =-5V, $T_{J}$ = 150°C, $T_{A}$ = 25°C | | | 91 | A | | | current | $R_{\theta JA}$ =68.3°C/W, $V_{DD}$ = 20V, $V_{EE}$ =-5V, $T_{J}$ = 150°C, $T_{A}$ = 25°C | | | 73 | mA | | Ps | Safety input, output, or total power | $R_{\theta JA}$ =68.3°C/W, $V_{DD}$ = 20V, $V_{EE}$ =-5V, $T_{J}$ = 150°C, $T_{A}$ = 25°C | | | 1830 | mW | | $T_S$ | Safety temperature | | | | 150 | °C | #### 6.9 Electrical Characteristics **NSTRUMENTS** $VCC = 3.3 \text{ V or } 5.0 \text{ V}, 1-\mu\text{F}$ capacitor from VCC to GND, VDD - COM = 20 V, 18 V or 15 V, COM - VEE = 0 V, 5 V, 8 V or 15 V15 V, $C_1 = 100 \text{ pF}$ , $-40^{\circ}\text{C} < T_1 < 150^{\circ}\text{C}$ (unless otherwise noted)<sup>(1)(2)</sup>. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----------|------|------| | VCC UVLO T | HRESHOLD AND DELAY | | | | | | | V <sub>VCC_ON</sub> | | | 2.55 | 2.7 | 2.85 | | | V <sub>VCC_OFF</sub> | VCC-GND | | 2.35 | 2.5 | 2.65 | V | | V <sub>VCC_HYS</sub> | _ | | | 0.2 | | | | VCCFIL | VCC UVLO Deglitch time | | | 10 | | | | VCC+ to OUT | VCC UVLO on delay to output high | | | 37.8 | | | | VCC- to OUT | VCC UVLO off delay to output low | IN+ = VCC, IN- = GND | | 10 | | μs | | VCC+ to RDY | VCC UVLO on delay to RDY high | | | 37.8 | | • | | VCC- to RDY | VCC UVLO off delay to RDY low | RST/EN = VCC | | 10 | | | | | HRESHOLD AND DELAY | | | | | | | V <sub>VDD_ON</sub> | | | 11.2 | 12.0 | 12.8 | | | V <sub>VDD_OFF</sub> | VDD-COM | | 9.9 | 10.7 | 11.5 | V | | V <sub>VDD_HYS</sub> | 55 .66 | | 0.0 | 0.8 | | • | | t <sub>VDDFIL</sub> | VDD UVLO Deglitch time | | | 5 | | | | t <sub>VDD+ to OUT</sub> | VDD UVLO on delay to output high | | | 5 | | | | t <sub>VDD-</sub> to OUT | VDD UVLO off delay to output low | IN+ = VCC, IN- = GND | | 5 | | μs | | | VDD UVLO on delay to RDY high | | | 10 | | μο | | VDD+ to RDY | VDD UVLO off delay to RDY low | $\overline{RST}/EN = \overline{FLT} = High$ | | 10 | | | | VDD- to RDY | UIESCENT CURRENT | | | 10 | | | | VCC, VDD Q | DIESCENT CORRENT | OUT/U\ = High f = OUT AIN=2\/ | | 2 | | | | vccq | VCC quiescent current | OUT(H) = High, $f_S = 0$ Hz, AIN=2V | | 3 | | mA | | | | OUT(L) = Low, $f_S = 0Hz$ , AIN=2V | | 2 | | | | I <sub>VDDQ</sub> | VDD quiescent current | OUT(H) = High, $f_S = 0Hz$ , AIN=2V | | 4 | | mA | | | TO IN IN 1 TOT / TN | $OUT(L) = Low, f_S = 0Hz, AIN=2V$ | | 3.7 | | | | | TS — IN+, IN– and RST/EN | V 0.0V | | 4.05 | 0.04 | | | V <sub>INH</sub> | Input high threshold | V <sub>CC</sub> =3.3V | 0.00 | 1.85 | 2.31 | V | | V <sub>INL</sub> | Input low threshold | V <sub>CC</sub> =3.3V | 0.99 | 1.52 | | V | | V <sub>INHYS</sub> | Input threshold hysteresis | V <sub>CC</sub> =3.3V | | 0.33 | | V | | IH | Input high level input leakage current | V <sub>IN</sub> = VCC | | 90 | | μA | | lıL | Input low level input leakage | $V_{IN} = GND$ | | -90 | | μA | | R <sub>IND</sub> | Input pins pull down resistance | see Detailed Description for more information | | 55 | | kΩ | | R <sub>INU</sub> | Input pins pull up resistance | see Detailed Description for more information | | 55 | | | | T <sub>INFIL</sub> | IN+, IN– and $\overline{\text{RST}}/\text{EN}$ deglitch (ON and OFF) filter time | $f_S = 50kHz$ | 28 | 40 | | ns | | T <sub>RSTFIL</sub> | Deglitch filter time to reset /FLT | | 500 | 650 | 800 | ns | | GATE DRIVE | R STAGE | | | | | | | І <sub>оит</sub> , І <sub>оитн</sub> | Peak source current | C 0.49vF f 4M = | | -10 | | Α | | I <sub>OUT</sub> , I <sub>OUTL</sub> | Peak sink current | C <sub>L</sub> =0.18μF, f <sub>S</sub> =1kHz | | 10 | | Α | | R <sub>OUTH</sub> | Output pull-up resistance | I <sub>OUT</sub> = -0.1A | | 2.5 | | Ω | | R <sub>OUTL</sub> | Output pull-down resistance | I <sub>OUT</sub> = 0.1A | | 0.3 | | Ω | | V <sub>OUTH</sub> | High level output voltage | I <sub>OUT</sub> = -0.2A, V <sub>DD</sub> =15V | | 14.5 | | ٧ | | V <sub>OUTL</sub> | Low level output voltage | I <sub>OUT</sub> = 0.2A | | 60 | | mV | | ACTIVE PUL | | 1 | II. | | | | | V <sub>OUTPD</sub> | Output active pull down on OUT, OUTL | I <sub>OUTL</sub> or I <sub>OUT</sub> = 0.1×I <sub>OUT(L)(tpy)</sub> ,<br>VDD=OPEN, VEE=COM | | | 2.5 | V | | INTERNAL A | CTIVE MILLER CLAMP | , | 1 | | | | | | Miller clamp threshold voltage | Reference to VEE | 1.7 | 2.0 | 2.3 | V | | V <sub>CLMPTH</sub> | | | | VEE + 0.5 | 2.3 | V | | V <sub>CLMPI</sub> | Output low clamp voltage | I <sub>CLMPI</sub> = 1A | | VLE + U.3 | | V | - (1) Current are positive into and negative out of the specified terminal. - All voltages are referenced to COM unless otherwise notified. # **Electrical Characteristics (continued)** $VCC = 3.3 \text{ V or } 5.0 \text{ V}, \ 1-\mu\text{F capacitor from VCC to GND, VDD} - \text{COM} = 20 \text{ V}, \ 18 \text{ V or } 15 \text{ V}, \ \text{COM} - \text{VEE} = 0 \text{ V}, \ 5 \text{ V}, \ 8 \text{ V or } 15 \text{ V}, \ C_L = 100 \text{ pF}, \ -40^{\circ}\text{C} < T_J < 150^{\circ}\text{C} \text{ (unless otherwise noted)}^{(1)(2)}.$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------|-----------------------------------------------------------------|------|-----|-----|------| | I <sub>CLMPI</sub> | Output low clamp current | V <sub>CLMPI</sub> = 0V, VEE = -2.5V | | 4 | | Α | | R <sub>CLMPI</sub> | Miller clamp pull down resistance | I <sub>CLMPI</sub> = 0.2A | | 0.6 | | Ω | | t <sub>DCLMPI</sub> | Miller clamp ON delay time | C <sub>L</sub> = 1.8nF | | 25 | 50 | ns | | SHORT CIRC | CUIT CLAMPING | | | | • | | | V <sub>CLP-OUT(H)</sub> | V <sub>OUT</sub> -VDD, V <sub>OUTH</sub> -VDD | OUT = Low, I <sub>OUT(H)</sub> = 500mA, t <sub>CLP</sub> =10us | | 0.9 | | V | | V <sub>CLP-OUT(L)</sub> | V <sub>OUT</sub> -VDD, V <sub>OUTL</sub> -VDD | OUT = High, I <sub>OUT(L)</sub> = 500mA, t <sub>CLP</sub> =10us | | 1.8 | | V | | V <sub>CLP-CLMPI</sub> | V <sub>CLMPI</sub> -VDD | OUT = High, I <sub>CLMPI</sub> = -20mA, t <sub>CLP</sub> =10us | | 1.0 | | V | | DESAT PRO | TECTION | | | | • | | | Існа | Blanking capacitor charge current | V <sub>DESAT</sub> = 2.0V | 450 | 500 | 550 | μA | | I <sub>DCHG</sub> | Blanking capacitor discharge current | V <sub>DESAT</sub> = 6.0V | 10 | 15 | | mA | | V <sub>DESAT</sub> | Detection Threshold | | 8.5 | 9.0 | 9.5 | V | | V <sub>DESATL</sub> | Voltage when OUT(L) = LOW, Reference to COM | I <sub>DESAT</sub> = 15mA | | | 1 | V | | t <sub>DESATLEB</sub> | Leading edge blank time | | | 200 | | ns | | DESATFIL | DESAT deglitch filter | | | 150 | | ns | | DESATOFF | DESAT propagation delay to OUT(L) 90% | | | 200 | | ns | | DESATFLT | DESAT to FLT low delay | | | 600 | | ns | | INTERNAL S | OFT TURN-OFF | | | | | | | I <sub>STO</sub> | Soft turn-off current on fault conditions | | | 400 | | mA | | SOLATED T | EMPERATURE SENSE AND MONITOR (AIN- | -APWM) | | | | | | V <sub>AIN</sub> | Analog sensing voltage range | | 0.5 | | 4.5 | V | | I <sub>AIN</sub> | Internal current source | V <sub>AIN</sub> =2.5V, -40°C< T <sub>J</sub> < 150°C | 196 | 200 | 206 | μA | | f <sub>APWM</sub> | APWM output frequency | V <sub>AIN</sub> =2.5V | 360 | 400 | 440 | kHz | | BW <sub>AIN</sub> | AIN-APWM bandwidth | | | 10 | | kHz | | | | V <sub>AIN</sub> = 0.5V | 85 | 90 | 95 | | | D <sub>APWM</sub> | APWM Dutycycle | V <sub>AIN</sub> = 2.5V | 45 | 50 | 55 | % | | | | V <sub>AIN</sub> = 4.5V | 5 | 10 | 15 | | | FLT AND RD | Y REPORTING | | | | • | | | RDYHLD | VDD UVLO RDY low minimum holding time | | 0.55 | | 1 | ms | | t <sub>FLTMUTE</sub> | Output mute time on fault | Reset fault through RST/EN | 0.55 | | 1 | ms | | R <sub>ODON</sub> | Open drain output on resistance | I <sub>ODON</sub> = 5mA | | 30 | | Ω | | V <sub>ODL</sub> | Open drain low output voltage | IODON = 5mA | | | 0.3 | ٧ | | соммон м | ODE TRANSIENT IMMUNITY | | | | VI | | | CMTI | Common-mode transient immunity | | 150 | | | V/ns | **NSTRUMENTS** VCC=5.0V, 1uF capacitor from VCC to GND, VDD-COM=20V, 18V or 15V, COM-VEE = 3V, 5V or 8V, $C_L$ =100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------------------------------|-------------------------------------|-----|-----|-----|------| | t <sub>PDHL</sub> | Propagation delay time – High to Low | | | 90 | | | | t <sub>PDLH</sub> | Propagation delay time – Low to High | | | 90 | | | | PWD | Pulse width distortion t <sub>PDHL</sub> - t <sub>PDLH</sub> | | | | 25 | | | t <sub>sk-pp</sub> | Part to Part skew | Rising or Falling Propagation Delay | | | 30 | ns | | t <sub>r</sub> | Driver output rise time | C <sub>L</sub> =10nF | | | 28 | | | t <sub>f</sub> | Driver output fall time | C <sub>L</sub> =10nF | | | 24 | | | f <sub>MAX</sub> | Maximum switching frequency | | | | 1 | MHz | #### 6.11 Insulation Characteristics Curves **ADVANCE INFORMATION** #### 6.12 Typical Characteristics **NSTRUMENTS** #### Typical Characteristics (接下页) # Typical Characteristics (接下页) 图 19. $V_{\text{CLP-OUT(H)}}$ Short Circuit Clamping Voltage vs. Temperature ### 7 Parameter Measurement Information #### 7.1 Propagation Delay #### 7.1.1 Regular Turn-OFF 图 21. Non-inverting Logic Propagation Delay Measurement 图 22. Inverting Logic Propagation Delay Measurement #### 7.2 Input Deglitch Filter In order to increase the robustness of gate driver over noise transient and accidental small pulses on the input pins, i.e. IN+, IN-, RST/EN, a 40ns deglitch filter is designed to filter out the transients and make sure there is no faulty output responses or accidental driver malfunctions. When the IN+ or IN- PWM pulse is smaller than the input deglitch filter width, T<sub>INFIL</sub>, there will be no responses on OUT drive signal. 图 23 and 图 24 shows the IN+ pin ON and OFF pulse deglitch filter effect. 8 25 and 8 26 shows the IN- pin ON and OFF pulse deglitch filter effect. 图 25. IN- ON Deglitch Filter 图 26. IN- OFF Deglitch Filter #### 7.3 Active Miller Clamp #### 7.3.1 Internal On-chip Active Miller Clamp For gate driver application with unipolar bias supply or bipolar supply with small negative turn-off voltage, active miller clamp can help add a additional low impedance path to bypass the miller current and prevent the high dV/dt introduced unintentional turn-on through the miller capacitance. 27 shows the timing diagram for on-chip internal miller clamp function. 图 27. Timing Diagram for Internal Active Miller Clamp Function # 7.4 Under Voltage Lockout (UVLO) UVLO is one of the key protection features designed to protect the system in case of bias supply failures on VCC — primary side power supply, and VDD — secondary side power supply. #### **7.4.1 VCC UVLO** The VCC UVLO protection details are discussed in this section. 図 28 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN-APWM. 图 28. VCC UVLO Protection Timing Diagram # Under Voltage Lockout (UVLO) (接下页) #### **7.4.2 VDD UVLO** The VDD UVLO protection details are discussed in this section. ■ 29 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN–APWM. 图 29. VDD UVLO Protection Timing Diagram ### 7.5 Desaturation (DESAT) Protection #### 7.5.1 DESAT Protection with Soft Turn-OFF DESAT function is used to detect $V_{DS}$ for SiC-MOSFETs or $V_{CE}$ for IGBTs under over current conditions. $\boxtimes$ 30 shows the timing diagram of DESAT operation with soft turn-off during the turning on transition. 图 30. DESAT Protection with Soft Turn-OFF During Turn-on Transition # Desaturation (DESAT) Protection (接下页) 图 31. DESAT Protection with Soft Turn-OFF While Power Device is ON #### **Detailed Description** #### 8.1 Overview The UCC21750-Q1 device is an advanced isolated gate driver with state-of-art protection and sensing features for SiC MOSFETs and IGBTs. The device can support up to 2121V DC operating voltage based on SiC MOSFETs and IGBTs, and can be used to above 10kW applications such as HEV/EV traction inverter, motor drive, on-board and off-board battery charger, solar inverter, etc. The galvanic isolation is implemented by the capacitive isolation technology, which can realize a reliable reinforced isolation between the low voltage DSP/MCU and high voltage side. The ±10A peak sink and source current of UCC21750-Q1 can drive the SiC MOSFET modules and IGBT modules directly without an extra buffer. The driver can also be used to drive higher power modules or parallel modules with external buffer stage. The input side is isolated with the output side with a reinforced isolation barrier based on capacitive isolation technology. The device can support up to 1.5-kV<sub>RMS</sub> working voltage, 12.8kV<sub>PK</sub> surge immunity with longer than 40 years isolation barrier life. The strong drive strength helps to switch the device fast and reduce the switching loss. While the 150V/ns minimum CMTI guarantees the reliability of the system with fast switching speed. The small propagation delay and part-to-part skew can minimize the deadtime setting, so the conduction loss can be reduced. The device includes extensive protection and monitor features to increase the reliability and robustness of the SiC MOSFET and IGBT based systems. The 12V output side power supply UVLO is suitable for switches with gate voltage ≥ 15V. The active miller clamp feature prevents the false turn on causing by miller capacitance during fast switching. The device has the state-of-art DESAT detection time, and fault reporting function to the low voltage side DSP/MCU. The soft turn off is triggered when the DESAT fault is detected, minimizing the short circuit energy while reducing the overshoot voltage on the switches. The isolated analog to PWM sensor can be used as switch temperature sensing, DC bus voltage sensing, auxiliary power supply sensing, etc. The PWM signal can be fed directly to DSP/MCU or through a low-pass-filter as an analog signal. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Power Supply The input side power supply VCC can support a wide voltage range from 3V to 5.5V. The device supports both unipolar and bipolar power supply on the output side, with a wide range from 13V to 33V from VDD to VEE. The negative power supply with respect to switch source or emitter is usually adopted to avoid false turn on when the other switch in the phase leg is turned on. The negative voltage is especially important for SiC MOSFET due to its fast switching speed. #### 8.3.2 Driver Stage UCC21750-Q1 has ±10A peak drive strength and is suitable for high power applications. The high drive strength can drive a SiC MOSFET module, IGBT module or paralleled discrete devices directly without extra buffer stage. UCC21750-Q1 can also be used to drive higher power modules or parallel modules with extra buffer stage. Regardless of the values of VDD, the peak sink and source current can be kept at 10A. The driver features an important safety function wherein, when the input pins are in floating condition, the OUTH/OUTL is held in LOW state. The split output of the driver stage is depicted in . The driver has rail-to-rail output by implementing a hybrid pull-up structure with a P-Channel MOSFET in parallel with an N-Channel MOSFET, and an N-Channel MOSFET to pulldown. The pull-up NMOS is the same as the pull down NMOS, so the on resistance R<sub>NMOS</sub> is the same as R<sub>OI</sub>. The hybrid pull-up structure delivers the highest peak-source current when it is most needed, during the miller plateau region of the power semiconductor turn-on transient. The ROH in represents the onresistance of the pull-up P-Channel MOSFET. However, the effective pull-up resistance is much smaller than ROH. Since the pull-up N-Channel MOSFET has much smaller on-resistance than the P-Channel MOSFET, the pull-up N-Channel MOSFET dominates most of the turn-on transient, until the voltage on OUTH pin is about 3V below VDD voltage. The effective resistance of the hybrid pull-up structure during this period is about 2 x R<sub>OL</sub>. Then the P-Channel MOSFET pulls up the OUTH voltage to VDD rail. The low pull-up impedance results in strong drive strength during the turn-on transient, which shortens the charging time of the input capacitance of the power semiconductor and reduces the turn on switching loss. The pull-down structure of the driver stage is implemented solely by a pull-down N-Channel MOSFET. The onresistance of the N-Channel MOSFET RoL can be found in the . This MOSFET can ensure the OUTL voltage be pulled down to VEE rail. The low pull-down impedance not only results in high sink current to reduce the turn-off time, but also helps to increase the noise immunity considering the miller effect. 图 32. Gate Driver Output Stage #### 8.3.3 VCC and VDD Undervoltage Lockout (UVLO) UCC21750-Q1 implements the internal UVLO protection feature for both input and output power supplies VCC and VDD. When the supply voltage is lower than the threshold voltage, the driver output is held as LOW. The output only goes HIGH when both VCC and VDD are out of the UVLO status. The UVLO protection feature not only reduces the power consumption of the driver itself during low power supply voltage condition, but also increases the efficiency of the power stage. For SiC MOSFET and IGBT, the on-resistance reduces while the gate-source voltage or gate-emitter voltage increases. If the power semiconductor is turned on with a low VDD value, the conduction loss increases significantly and can lead to a thermal issue and efficiency reduction of the power stage. UCC21750-Q1 implements 12V threshold voltage of VDD UVLO, with 800mV hysteresis. This threshold voltage is suitable for both SiC MOSFET and IGBT. The UVLO protection block features with hysteresis and deglitch filter, which help to improve the noise immunity of the power supply. During the turn on and turn off switching transient, the driver sources and sinks a peak transient current from the power supply, which can result in sudden voltage drop of the power supply. With hysteresis and UVLO deglitch filter, the internal UVLO protection block will ignore small noises during the normal switching transients. The timing diagrams of the UVLO feature of VCC and VDD are shown in № 28, and № 29. The RDY pin on the input side is used to indicate the power good condition. The RDY pin is open drain. During UVLO condition, the RDY pin is held in low status and connected to GND. Normally the pin is pulled up externally to VCC to indicate the power good. The AIN-APWM function stops working during the UVLO status. The APWM pin on the input side will be held LOW. #### 8.3.4 Active Pulldown UCC21750-Q1 implements an active pulldown feature to ensure the OUTH/OUTL pin clamping to VEE when the VDD is open. The OUTH/OUTL pin is in high-impedance status when VDD is open, the active pulldown feature can prevent the output be false turned on before the device is back to control. 图 33. Active Pulldown #### 8.3.5 Short Circuit Clamping During short circuit condition, the miller capacitance can cause a current sinking to the OUTH/OUTL/CLMPI pin due to the high dV/dt and boost the OUTH/OUTL/CLMPI voltage. The short circuit clamping feature of UCC21750-Q1 can clamp the OUTH/OUTL/CLMPI pin voltage to be slightly higher than VDD, which can protect the power semiconductors from a gate-source and gate-emitter overvoltage breakdown. This feature is realized by an internal diode from the OUTH/OUTL/CLMPI to VDD. 图 34. Short Circuit Clamping #### 8.3.6 Internal Active Miller Clamp Active miller clamp feature is important to prevent the false turn-on while the driver is in OFF state. In applications which the device can be in synchronous rectifier mode, the body diode conducts the current during the deadtime while the device is in OFF state, the drain-source or collector-emitter voltage remains the same and the dV/dt happens when the other power semiconductor of the phase leg turns on. The low internal pull-down impedance of UCC21750-Q1 can provide a strong pulldown to hold the OUTL to VEE. However, external gate resistance is usually adopted to limit the dV/dt. The miller effect during the turn on transient of the other power semiconductor can cause a voltage drop on the external gate resistor, which boost the gate-source or gateemitter voltage. If the voltage on V<sub>GS</sub> or V<sub>GE</sub> is higher than the threshold voltage of the power semiconductor, a shoot through can happen and cause catastrophic damage. The active miller clamp feature of UCC21750-Q1 drives an internal MOSFET, which connects to the device gate. The MOSFET is triggered when the gate voltage is lower than V<sub>CLMPTH</sub>, which is 2V above VEE, and creates a low impedance path to avoid the false turn on issue. 图 35. Active Miller Clamp #### 8.3.7 Overcurrent and Short Circuit Protection The UCC21750-Q1 implements a fast overcurrent and short circuit protection feature to protect the IGBT module from catastrophic breakdown during fault. The DESAT pin of the device has a typical 9V threshold with respect to COM, source or emitter of the power semiconductor. When the input is in floating condition, or the output is held in low state, the DESAT pin is pulled down by an internal MOSFET and held in LOW state, which prevents the overcurrent and short circuit fault from false triggering. The internal current source of the DESAT pin is activated only during the driver ON state, which means the overcurrent and short circuit protection feature only works when the power semiconductor is in on state. The internal pulldown MOSFET helps to discharge the voltage of DESAT pin when the power semiconductor is turned off. UCC21750-Q1 features a 200ns internal leading edge blanking time after the OUTH switches to high state. The internal current source is activated to charge the external blanking capacitor after the internal leading edge blanking time. The typical value of the internal current source is 500μA. 图 36. Overcurrent and Short Circuit Protection #### 8.3.8 Soft Turn-off ADVANCE INFORMATION UCC21750-Q1 initiates a soft turn-off when the overcurrent and short circuit protection is triggered. When the overcurrent and short circuit fault happens, the IGBT transits from the active region to the desaturation region very fast. The channel current is controlled by the gate voltage and decreasing in a soft manner, thus the overshoot of the IGBT is limited and prevents the overvoltage breakdown. There is a tradeoff between the overshoot voltage and short circuit energy. The turn off speed needs to be slow to limit the overshoot voltage, but the shutdown time should not be too long that the large energy dissipation can breakdown the device. The 400mA soft turn off current of UCC21750-Q1 makes sure the power switches is safely turned off during short circuit events. The timing diagram of soft turn-off shows in $\boxed{8}$ 30. **NSTRUMENTS** 图 37. 2-Level Turn-off #### 8.3.9 Fault (FLT, Reset and Enable (RST/EN) The FLT pin of UCC21750-Q1 is open drain and can report a fault signal to the DSP/MCU when the overcurrent and short circuit fault is detected through DESAT pin. The FLT pin is pulled down to GND, and is held in low state unless a reset signal is received from RST/EN. The device has a fault mute time tel TMLITE, within which the device ignores any reset signal. The RST/EN is pulled down internally. The device is disabled by default if the RST/EN pin is floating. The pin has two purposes: - Resets the overcurrent and short circuit fault signaled on FLT pin. The RST/EN pin is active low, if the pin is set and held in low state for more than t<sub>RSTFIL</sub>, the fault signal is reset and FLT is reset back to the high impedance status at the rising edge of RST/EN pin. - Enable and shutdown the device. If the RST/EN pin is pulled low, the driver is disabled and shut down by the regular turn off. The pin must be pulled up externally to enable the part, otherwise the device is disabled by default. #### 8.3.10 Isolated Analog to PWM Signal Function The UCC21750-Q1 features an isolated analog to PWM signal function from AIN to APWM pin, which allows the isolated temperature sensing, high voltage dc bus voltage sensing, etc. An internal current source IAIN in AIN pin is implemented in the device to bias an external thermal diode or temperature sensing resistor. The UCC21750-Q1 encodes the voltage signal V<sub>AIN</sub> to a PWM signal, passing through the reinforced isolation barrier, and output to APWM pin on the input side. The PWM signal can either be transferred directly to DSP/MCU to calculate the duty cycle, or filtered by a simple RC filter as an analog signal. The AIN voltage input range is from 0.6V to 4.5V, and the corresponding duty cycle of the APWM output ranges from 88% to 10%. The duty cycle increases linearly from 10% to 88% while the AIN voltage decreases from 4.5V to 0.6V. This corresponds to the temperature coefficient of the negative temperature coefficient (NTC) resistor and thermal diode. When AIN is floating, the AIN voltage is 5V and the APWM operates at 400kHz with approximately 10% duty cycle. The accuracy of the duty cycle is $\pm 5\%$ across temperature without one time calibration. The accuracy can be improved to $\pm 2\%$ with calibration. The accuracy of the internal current source $I_{AIN}$ is 3% across temperature. The isolated analog to PWM signal feature can also support other analog signal sensing, such as the high voltage dc bus voltage, etc. The internal current source $I_{AIN}$ should be taken into account when designing the potential divider if sensing a high voltage. 图 38. Isolated Analog to PWM Signal #### 8.4 Device Functional Modes lists the device function. 表 1. Function Table | | Input | | | | | | | Output | | | | | |-----|-------|------|------|------|--------|-----|-----|--------|---------------|-------|----------------|--| | VCC | VDD | VEE | IN+ | IN- | RST/EN | AIN | RDY | FLT | OUTH/<br>OUTL | CLMPI | APWM | | | PU | PD | PU | Х | Х | Х | Х | Low | HiZ | Low | Low | Low | | | PD | PU | PU | Х | Х | Х | Х | HiZ | HiZ | Low | Low | Low | | | PU | PU | PU | Х | Х | Low | Х | HiZ | HiZ | Low | Low | Low | | | PU | Open | PU | X | Х | X | Х | Low | HiZ | HiZ | HiZ | HiZ | | | PU | PU | Open | X | X | X | Х | Low | HiZ | Low | Low | Low | | | PU | PU | PU | Low | X | High | Х | HiZ | HiZ | Low | Low | P <sup>*</sup> | | | PU | PU | PU | Х | High | High | Х | HiZ | HiZ | Low | Low | P <sup>*</sup> | | | PU | PU | PU | High | High | High | Х | HiZ | HiZ | Low | Low | $P^{^{\star}}$ | | PU: Power Up (VCC $\geq$ 2.85V, VDD $\geq$ 13.1V, VEE $\leq$ 0V); PD: Power Down (VCC $\leq$ 2.35V, VDD $\leq$ 9.9V); X: Irrelevant; P\*: PWM Pulse; HiZ: High Impedance #### 9 Applications and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The UCC21750-Q1 device is very versatile because of the strong drive strength, wide range of output power supply, high isolation ratings, high CMTI and superior protection and sensing features. The 1.5-kVRMS working voltage and 12.8-kVPK surge immunity can support up both SiC MOSFET and IGBT modules with DC bus voltage up to 2121V. The device can be used in both low power and high power applications such as the traction inverter in HEV/EV, on-board charger and charging pile, motor driver, solar inverter, industrial power supplies and etc. The device can drive the high power SiC MOSFET module, IGBT module or paralleled discrete device directly without external buffer drive circuit based on NPN/PNP bipolar transistor in totem-pole structure, which allows the driver to have more control to the power semiconductor and saves the cost and space of the board design. UCC21750-Q1 can also be used to drive very high power modules or paralleled modules with external buffer stage. The input side can support power supply and microcontroller signal from 3.3V to 5V, and the device level shifts the signal to output side through reinforced isolation barrier. The device has wide output power supply range from 13V to 33V and support wide range of negative power supply. This allows the driver to be used in SiC MOSFET applications, IGBT application and many others. The 12V UVLO benefits the power semiconductor with lower conduction loss and improves the system efficiency. As a reinforced isolated single channel driver, the device can be used to drive either a low-side or high-side driver. UCC21750-Q1 device features extensive protection and monitoring features, which can monitor, report and protect the system from various fault conditions. - Fast detection and protection for the overcurrent and short circuit fault. The semiconductor is shutdown when the fault is detected and FLTb pin is pulled down to indicate the fault detection. The device is latched unless reset signal is received from the RST/EN pin. - Soft turn-off feature to protect the power semiconductor from catastrophic breakdown during overcurrent and short circuit fault. The shutdown energy can be controlled while the overshoot of the power semiconductor is limited. - UVLO detection to protect the semiconductor from excessive conduction loss. Once the device is detected to be in UVLO mode, the output is pulled down and RDY pin indicates the power supply is lost. The device is back to normal operation mode once the power supply is out of the UVLO status. The power good status can be monitored from the RDY pin. - Analog signal seensing with isolated analog to PWM signal feature. This feature allows the device to sense the temperature of the semiconductor from the thermal diode or temperature sensing resistor, or dc bus voltage with resistor divider. A PWM signal is generated on the low voltage side with reinforced isolated from the high voltage side. The signal can be fed back to the microcontroller for the temperature monitoring, voltage monitoring and etc. - The active miller clamp feature protects the power semiconductor from false turn on. - Enable and disable function through the RSTb/EN pin. - Short circuit clamping. - Active pulldown. #### 9.2 Typical Application shows the typical application of a half bridge using two UCC21750-Q1 isolated gate drivers. The half bridge is a basic element in various power electronics applications such as traction inverter in HEV/EV to convert the DC current of the electric vehicle's battery to the AC current to drive the electric motor in the propulsion system. The topology can also be used in motor drive applications to control the operating speed and torque of the AC motors. # Typical Application (接下页) **NSTRUMENTS** 图 39. Typical Application Schematic #### 9.2.1 Design Requirements The design of the power system for end equipment should consider some design requirements to ensure the reliable operation of UCC1750-Q1 through the load range. The design considerations include the peak source and sink current, power dissipation, overcurrent and short circuit protection, AIN-APWM function for analog signal sensing and etc. A design example for a half bridge based on IGBT is given in this subsection. The design parameters are show in . #### 表 2. Design Parameters | Parameter | Value | | | | |-----------------------------|---------------|--|--|--| | Input Supply Voltage | 5V | | | | | IN-OUT Configuration | Non-inverting | | | | | Positive Output Voltage VDD | 15V | | | | | Negative Output Voltage VEE | -5V | | | | | DC Bus Voltage | 800V | | | | | Peak Drain Current | 300A | | | | | Switching Frequency | 50kHz | | | | | Switch Type | IGBT Module | | | | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Input filters for IN+, IN- and RST/EN In the applications of traction inverter or motor drive, the power semiconductors are in hard switching mode. With the strong drive strength of UCC21750-Q1, the dV/dt can be high, especially for SiC MOSFET. Noise can not only be coupled to the gate voltage due to the parasitic inductance, but also to the input side as the non-ideal PCB layout and coupled capacitance. UCC21750-Q1 features a 40ns internal deglitch filter to IN+, IN- and RST/EN pin. Any signal less than 40ns can be filtered out from the input pins. For noisy systems, external low pass filter can be added externally to the input pins. Adding low pass filters to IN+, IN- and RST/EN pins can effectively increase the noise immunity and increase the signal integrity. When not in use, the IN+, IN- and RST/EN pins should not be floating. IN- should be tied to GND if only IN+ is used for non-inverting input to output configuration. The purpose of the low pass filter is to filter out the high frequency noise generated by the layout parasitics. While choosing the low pass filter resistors and capacitors, both the noise immunity effect and delay time should be considered according to the system requirements. #### 9.2.2.2 PWM Interlock of IN+ and IN- UCC21750-Q1 features the PWM interlock for IN+ and IN- pins, which can be used to prevent the phase leg shoot through issue. As shown in , the output is logic low while both IN+ and IN- are logic high. When only IN+ is used, IN- can be tied to GND. To utilize the PWM interlock function, the PWM signal of the other switch in the phase leg can be sent to the IN- pin. As shown in , the PWM\_T is the PWM signal to top side switch, the PWM\_B is the PWM signal to bottom side switch. For the top side gate driver, the PWM\_T signal is given to the IN+ pin, while the PWM\_B signal is given to the IN- pin; for the bottom side gate driver, the PWM\_B signal is given to the IN- pin. When both PWM\_T and PWM\_B signals are high, the outputs of both gate drivers are logic low to prevent the shoot through condition. 图 40. PWM Interlock for a Half Bridge #### 9.2.2.3 FLT, RDY and RST/EN Pin Circuitry Both $\overline{\text{FLT}}$ and RDY pin are open-drain output. The $\overline{\text{RST}}/\text{EN}$ pin has $50\text{k}\Omega$ internal pulldown resistor, so the driver is in OFF status if the $\overline{\text{RST}}/\text{EN}$ pin is not pulled up externally. A $5\text{k}\Omega$ resistor can be used as pullup resistor for the $\overline{\text{FLT}}$ , RDY and $\overline{\text{RST}}/\text{EN}$ pins. To improve the noise immunity due to the parasitic coupling and common mode noise, low pass filters can be added between the FLT, RDY and RST/EN pins and the microcontroller. A filter capacitor between 100pF to 300pF can be added. ADVANCE INFORMATION **INSTRUMENTS** 图 41. FLT, RDY and RST/EN Pins Circuitry #### 9.2.2.4 RST/EN Pin Control RST/EN pin has two functions. It can be used to enable and shutdown the outputs of the driver, and reset the fault signaled on the FLT pin. RST/EN pin needs to be pulled up to enable the device; when the pin is pulled down, the device is in disabled status. With a $50k\Omega$ pulldown resistor existing, the driver is disabled by default. When the driver is latched after overcurrent or short circuit fault is detected, the FLT pin and output are latched low and need to be reset by RST/EN pin. RST/EN pin is active low. The microcntroller needs to send a signal to RST/EN pin after the fault mute time t<sub>FLTMUTE</sub> to reset the driver. This pin can also be used to automatically reset the driver. The continuous input signal IN+ or IN- can be applied to RST/EN pin, so the microcontroller does not need to generate another control signal to reset the driver. If non-inverting input IN+ is used, then IN+ can be tied to RST/EN pin. If inverting input IN- is used, then a NOT logic is needed between the inverting PWM signal from the microcontroller and the RST/EN pin. In this case, the driver can be reset in every switching cycle without an extra control signal from microcontroller to RST/EN pin. 图 42. Automatic Reset Control #### 9.2.2.5 Turn on and turn off gate resistors UCC21750-Q1 features split outputs OUTH and OUTL, which enables the independent control of the turn on and turn off switching speed. The turn on and turn off resistance determine the peak source and sink current, which controls the switching speed in turn. Meanwhile, the power dissipation in the gate driver should be considered to ensure the device is in the thermal limit. At first, the peak source and sink current are calculated as: $$I_{source\_pk} = min(10A, \frac{VDD - VEE}{R_{OH\_EFF} + R_{ON} + R_{G\_Int}})$$ $$I_{sink\_pk} = min(10A, \frac{VDD - VEE}{R_{OL} + R_{OFF} + R_{G\_Int}})$$ (1) #### Where - $R_{OH\_EFF}$ is the effective internal pull up resistance of the hybrid pull-up structure, which is approximately 2 x $R_{OL}$ , about 0.7 $\Omega$ - $R_{OL}$ is the internal pulldown resistance, about 0.3 $\Omega$ - R<sub>ON</sub> is the external turn on gate resistance - · R<sub>OFF</sub> is the external turn off gate resistance - R<sub>G Int</sub> is the internal resistance of the SiC MOSFET or IGBT module 图 43. Output Model for Calculating Peak Gate Current For example, for an IGBT module based system with the following parameters: - $Q_a = 3300 \text{ nC}$ - $R_{G\_Int} = 1.7 \Omega$ - R<sub>ON</sub>=R<sub>OFF</sub>= 1 Ω The peak source and sink current in this case are: $$I_{\text{source\_pk}} = \min(10\text{A}, \frac{\text{VDD-VEE}}{\text{R}_{\text{OH\_EFF}} + \text{R}_{\text{ON}} + \text{R}_{\text{G\_Int}}}) \approx 5.9\text{A}$$ $$I_{\text{sink\_pk}} = \min(10\text{A}, \frac{\text{VDD-VEE}}{\text{R}_{\text{OL}} + \text{R}_{\text{OFF}} + \text{R}_{\text{G\_Int}}}) \approx 6.7\text{A}$$ Thus by using $1\Omega$ external gate resistance, the peak source current is 5.9A, the peak sink current is 6.7A. The collector-to-emitter dV/dt during the turn on switching transient is dominated by the gate current at the miller plateau voltage. The hybrid pullup structure ensures the peak source current at the miller plateau voltage, unless the turn on gate resistor is too high. The faster the collector-to-emitter, $V_{ce}$ , voltage rises to $V_{DC}$ , the smaller the turn on switching loss is. The dV/dt can be estimated as $Q_{gc}/I_{source\_pk}$ . For the turn off switching transient, the drain-to-source dV/dt is dominated by the load current, unless the turn off gate resistor is too high. After $V_{ce}$ reaches the dc bus voltage, the power semiconductor is in saturation mode and the channel current is controlled by $V_{ge}$ . The peak sink current determines the dI/dt, which dominates the $V_{ce}$ voltage overshoot accordingly. If using relatively large turn off gate resistance, the $V_{ce}$ overshoot can be limited. The overshoot can be estimated by: $$\Delta V_{ce} = L_{stray} \cdot I_{load} / ((R_{OFF} + R_{OL} + R_{G\_Int}) \cdot C_{ies} \cdot In(V_{plat} / V_{th}))$$ (3) Where - I<sub>load</sub> is the load current, which is the turn off current of the power semiconductor - · Cies is the input capacitance of the power semiconductor - V<sub>plat</sub> is the plateau voltage of the power semiconductor - V<sub>th</sub> is the threshold voltage of the power semiconductor 图 44. Stray Parasitic Inductance of IGBTs in a Half-Bridge Configuration The power dissipation should be taken into account to maintain the gate driver within the thermal limit. The power loss of the gate driver includes the quiescent loss and the switching loss, which can be calculated as: $$P_{DR} = P_{Q} + P_{SW} \tag{4}$$ $P_Q$ is the quiescent power loss for the driver, which is $I_q$ x (VDD-VEE) = 5mA x 20V = 0.100W. The quiescent power loss is the power consumed by the internal circuits such as the input stage, reference voltage, logic circuits, protection circuits when the driver is swithing when the driver is biased with VDD and VEE, and also the charging and discharing current of the internal circuit when the driver is switching. The power dissipation when the driver is switching can be calculated as: $$P_{\text{SW}} = \frac{1}{2} \cdot \left( \frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OFF}} + R_{\text{G\_Int}}} \right) \cdot \left( \text{VDD} - \text{VEE} \right) \cdot f_{\text{sw}} \cdot Q_{g} \tag{5}$$ Where - Q<sub>q</sub> is the gate charge required at the operation point to fully charge the gate voltage from VEE to VDD - f<sub>sw</sub> is the switching frequency In this example, the P<sub>SW</sub> can be calculated as: $$P_{\text{SW}} = \frac{1}{2} \cdot (\frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OL}} + R_{\text{OFF}} + R_{\text{G\_Int}}}) \cdot (\text{VDD} - \text{VEE}) \cdot f_{\text{sw}} \cdot Q_{\text{g}} = 0.505 \text{W}$$ (6) Thus, the total power loss is: $$P_{DR} = P_{Q} + P_{SW} = 0.10W + 0.505W = 0.605W$$ (7) When the board temperature is 125°C, the junction temperature can be estimated as: $$T_{j} = T_{b} + \psi_{jb} \cdot P_{DR} \approx 150^{\circ} C$$ (8) Therefore, for the application in this example, with 125°C board temperature, the maximum switching frequency is ~50kHz to keep the gate driver in the thermal limit. By using a lower switching frequency, or increasing external gate resistance, the gate driver can be operated at a higher switching frequency. #### 9.2.2.6 Overcurrent and Short Circuit Protection A standard desaturation circuit can be applied to the DESAT pin. If the voltage of the DESAT pin is higher than the threshold V<sub>DESAT</sub>, the soft turn-off is initiated. A fault will be reported to the input side to DSP/MCU. The output is held to LOW after the fault is detected, and can only be reset by the RST/EN pin. The state-of-art overcurrent and short circuit detection time helps to ensure a short shutdown time for SiC MOSFET and IGBT. If DESAT pin is not in use, it must be tied to COM to avoid overcurrent fault false triggering. - Fast reverser recovery high voltage diode is recommended in the desaturation circuit. A resistor is recommended in series with the high voltage diode to limit the inrush current. - A diode is recommended from COM to DESAT to prevent driver damage caused by negative voltage ### 9.2.2.7 Isolated Analog Signal Sensing The isolated analog signal sensing feature provides a simple isolated channel for the isolated temperature detection, voltage sensing and etc. One typical application of this function is the temperature monitor of the power semiconductor. Thermal diodes or temperature sensing resistors are integrated in the SiC MOSFET or IGBT module close to the dies to monitor the junction temperature. UCC21750-Q1 has an internal 200uA current source with 3% accuracy across temperature, which can forward bias the thermal diodes or create a voltage drop on the temperature sensing resistors. The sensed voltage from the AIN pin is passed through the isolation barrier to the input side and transformed to a PWM signal. The duty cycle of the PWM changes linearly from 10% to 88% when the AIN voltage changes from 4.5V to 0.6V and can be represented using 公式 9. $$D_{APWM}(\%) = -20 * V_{AIN} + 100$$ #### 9.2.2.7.1 Isolated Temperature Sensing A typical application circuit is shown in \begin{aligned} \text{45}. To sense temperature, the AIN pin is connected to the thermal diode or thermistor which can be discrete or integrated within the power module. A low pass filter is recommended for the AIN input. Since the temperature signal does not have a high bandwidth, the low pass filter is mainly used for filtering the noise introduced by the switching of the power device, which does not require stringent control for propagation delay. The filter capacitance for Cfilt can be chosen between 1nF to 100nF and the filter resistance $R_{filt}$ between $1\Omega$ to $10\Omega$ according to the noise level. The output of APWM is directly connected to the microcontroller to measure the duty cycle dependent on the voltage input at AIN, using 公式 9. 图 45. Thermal Diode or Thermistor Temperature Sensing Configuration When a high-precision voltage supply for VCC is used on the primary side of UCC21750-Q1 the duty cycle output of APWM may also be filtered and the voltage measured using the microcontroller's ADC input pin, as shown in 846. The frequency of APWM is 400kHz, so the value for $R_{\text{filt}_2}$ and $C_{\text{filt}_2}$ should be such that the cutoff frequency is below 400kHz. Temperature does not change rapidly, thus the rise time due to the RC constant of the filter is not under a strict requirement. 图 46. APWM Channel with Filtered Output The example below shows the results using a $4.7k\Omega$ NTC, NTCS0805E3472FMT, in series with a $3k\Omega$ resistor and also the thermal diode using four diode-connected MMBT3904 NPN transistors. The sensed voltage of the 4 MMBT3904 thermal diodes connected in series ranges from about 2.5V to 1.6V from 25°C to 135°C, corresponding to 50% to 68% duty cycle. The sensed voltage of the NTC thermistor connected in series with the $3k\Omega$ resistor ranges from about 1.5V to 0.6V from 25°C to 135°C, corresponding to 70% to 88% duty cycle. The voltage at VAIN of both sensors and the corresponding measured duty cycle at APWM is shown in $\boxed{8}$ 47. 图 47. Thermal diode and NTC V<sub>AIN</sub> and Corresponding Duty Cycle at APWM The duty cycle output has an accuracy of ±3% throughout temperature without any calibration, as shown in 8 48 but with single-point calibration at 25°C, the duty accuracy can be improved to ±1%, as shown in ₹ 49. 图 48. APWM Duty Error Without Calibration 图 49. APWM Duty Error with Single-Point Calibration #### 9.2.2.7.2 Isolated DC Bus Voltage Sensing The AIN to APWM channel may be used for other applications such as the DC-link voltage sensing, as shown in $\S$ 50. The same filtering requirements as given above may be used in this case, as well. The number of attenuation resistors, $R_{atten\_1}$ through $R_{atten\_n}$ , is dependent on the voltage level and power rating of the resistor. The voltage is finally measured across $R_{LV\_DC}$ to monitor the stepped-down voltage of the HV DC-link which must fall within the voltage range of AIN from 0.6V to 4.5V. The driver should be referenced to the same point as the measurement reference, thus in the case shown below the UCC21750-Q1 is driving the lower IGBT in the half-bridge and the DC-link voltage measurement is referenced to COM. The internal current source $I_{AIN}$ should be taken into account when designing the resistor divider. The AIN pin voltage is: $$V_{AIN} = \frac{R_{LV\_DC}}{R_{LV\_DC} + \sum_{i=1}^{n} R_{atten\_i}} \cdot V_{DC} + R_{LV\_DC} \cdot I_{AIN}$$ (10) 图 50. DC-link Voltage Sensing Configuration #### 9.2.2.8 Higher Output Current Using an External Current Buffer To increase the IGBT gate drive current, a non-inverting current buffer (such as the NPN/PNP buffer shown in 8 51) can be used. Inverting types are not compatible with the desaturation fault protection circuitry and must be avoided. The MJD44H11/MJD45H11 pair is appropriate for peak currents up to 15 A, the D44VH10/ D45VH10 pair is up to 20 A peak. In the case of a over-current detection, the soft turn off (STO) is activated. External components must be added to implement STO instead of normal turn off speed when an external buffer is used. C<sub>STO</sub> sets the timing for soft turn off and R<sub>STO</sub> limits the inrush current to below the current rating of the internal FET (10A). R<sub>STO</sub> should be at least (VDD-VEE)/10. The soft turn off timing is determined by the internal current source of 400mA and the capacitor C<sub>STO</sub>. Ć<sub>STO</sub> is calculated using . $$C_{STO} = \frac{I_{STO} \cdot t_{STO}}{VDD - VEE}$$ (11) - $I_{STO}$ is the the internal STO current source, 400mA - t<sub>STO</sub> is the desired STO timing 图 51. Current Buffer for Increased Drive Strength # 10 Power Supply Recommendations During the turn on and turn off switching transient, the peak source and sink current is provided by the VDD and VEE power supply. The large peak current is possible to drain the VDD and VEE voltage level and cause a voltage droop on the power supplies. To stabilize the power supply and ensure a reliable operation, a set of decoupling capacitors are recommended at the power supplies. Considering UCC21750-Q1 has ±10A peak drive strength and can generate high dV/dt, a 10µF bypass cap is recommended between VDD and COM, VEE and COM. A 1µF bypass cap is recommended between VCC and GND due to less current comparing with output side power supplies. A 0.1µF decoupling cap is also recommended for each power supply to filter out high frequency noise. The decoupling capacitors must be low ESR and ESL to avoid high frequency noise, and should be placed as close as possible to the VCC, VDD and VEE pins to prevent noise coupling from the system parasitics of PCB layout. # 11 Layout #### 11.1 Layout Guidelines Due to the strong drive strength of UCC21750-Q1, careful considerations must be taken in PCB design. Below are some key points: - The driver should be placed as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces - The decoupling capacitors of the input and output power supplies should be placed as close as possible to the power supply pins. The peak current generated at each switching transient can cause high dl/dt and voltage spike on the parasitic inductance of PCB traces - The driver COM pin should be connected to the Kelvin connection of SiC MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, the COM pin should be connected as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop - Use a ground plane on the input side to shield the input signals. The input signals can be distorted by the high frequency noise generated by the output side switching transients. The ground plane provides a lowinductance filter for the return current flow - If the gate driver is used for the low side switch which the COM pin connected to the dc bus negative, use the ground plane on the output side to shield the output signals from the noise generated by the switch node; if the gate driver is used for the high side switch, which the COM pin is connected to the switch node, ground plane is not recommended - If ground plane is not used on the output side, separate the return path of the DESAT and AIN ground loop from the gate loop ground which has large peak source and sink current - No PCB trace or copper is allowed under the gate driver. A PCB cutout is recommended to avoid any noise coupling between the input and output side which can contaminate the isolation barrier # 11.2 Layout Example Texas Instruments 图 52. Layout Example #### 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 请参阅如下相关文档: • 《隔离相关术语》 # 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 商标 E2E is a trademark of Texas Instruments. #### 12.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 #### MECHANICAL DATA DW (R-PDSO-G16) PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in Inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MS-013 variation AA. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司 # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UCC21750QDWQ1 | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC21750Q | Samples | | UCC21750QDWRQ1 | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC21750Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC #### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司