www.ti.com SLLSE46 - SEPTEMBER 2010 # Quad Channel (Half X4 Lane) PCle Redriver/Equalizer Check for Samples: SN65LVPE504 #### **FEATURES** - 4 Identical Channel PCle Equalizer/Redriver - Support for Both PCle Gen I (2.5Gbps) and Gen II (5.0 Gbps) Speed - Selectable Equalization, De-emphasis, and Output Swing - Per Channel Receive Detect (Lane Detection) - Selectable Receiver Electrical Idle Threshold Control - Low Operating Power Modes - Supports Three Low-Power Modes to Enable up to 80% Lower Operating Power - Excellent Jitter and Loss Compensation Capability to 50" of 4-mil SL on FR4 - Small Foot Print 42 Pin 9 x 3.5 TQFN Package - High Protection Against ESD Transient HBM: 6,000 VCDM: 1,000 VMM: 200 V # APPLICATIONS PC MB, Docking Station, Server, Communication Platform, Backplane and Cabled Application #### DESCRIPTION The SN65LVPE504 is a quad channel, half four lane PCIe redriver and signal conditioner supporting data rates of up to 5.0Gbps. The device complies with PCIe spec revision 2.1, supporting electrical idle and power management modes. # Programmable EQ, De-Emphasis and Amplitude Swing The SN65LVPE504 is designed to minimize the signal degradation effects such as crosstalk and inter-symbol interference (ISI) that limits interconnect distance between two devices. The input stage of each channel offers selectable equalization settings that can be programmed to match loss in the channel. The differential outputs provide selectable de-emphasis to compensate for the anticipated distortion PCIe signal will experience. Both equalization and de-emphasis levels for all 4 channels are controlled by the setting of signal control pins EQ, DE and OS. See Table 1 for EQ, DE and OS setting details. Figure 1. Data Flow Block Diagram Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLSE46 - SEPTEMBER 2010 www.ti.com #### **DEVICE OPERATION** #### **Device PowerOn** Device in<u>itiates</u> internal power-on reset after Vcc has stabilized. External reset can also be applied at anytime by toggling RST pin. External reset is recommended after every device power-up. After 50µs (MAX) from the application of RST, device samples the state of EN\_RXD, if it is set H device will enter Rx.Detect state where each of the four channels will perform Rx.Detect function (as described in PCle spec). If EN\_RXD is set L, automatic RX detect function is disabled and all channels are enabled with their termination set to Z<sub>RX\_DC</sub>. #### **Receiver Detection** While EN\_RXD pin is H and device is not in reset state ( $\overline{RST}$ is H), LVPE504 performs RX.Detect on all its 4 channels indefinitely until remote termination is detected on at least one channel. When termination is detected on $\geq$ 1 CH, RX.Detect cycle is limited to 5 more tries on the other channels. At the end of 5<sup>th</sup> try those channels which failed to detect remote termination will be turned off to save power and their Rx termination is set to $Z_{RX-HIGH}$ . In the event device detects only three channels, all four channels are enabled. Automatic Rx detection feature on all four channels can be forced off by driving EN\_RXD low. In this state all four channels input termination are set to $Z_{RX\ DC}$ . #### Standby Mode This is low power state triggered by $\overline{RST} = L$ . In standby mode receiver termination resistor for each of the four channels is switched to $Z_{RX-HIGH}$ of >50 k $\Omega$ and transmitters are pulled to Hi-Z state. Device power is reduced to <10mW (TYP). To get device out of standby mode $\overline{RST}$ is toggled L-H. #### **Electrical Idle Support** A link is in an electrical idle state when the TX $\pm$ voltage is held at a steady constant value like the common mode voltage. LVPE504 detects an electrical idle state when RX $\pm$ input voltage of the associated channel falls below V<sub>EID\_TH</sub> min and stays in this state for at least 20ns. After detection of an electrical idle state in a given channel the device asserts electrical idle state in its corresponding TX. When RX $\pm$ voltage exceeds V<sub>EID\_TH</sub> max, normal operation is restored and output start passing input signal. Electrical idle exit and entry time is specified at < 8 ns (MAX). Electrical idle support is independent for each channel, however to lower active power it is possible to slave electrical idle function from channel 1 to CH2-CH4. This mode is selected by driving PS2 to H. #### **Power Save Features** Device supports three power save modes as below: 1. Standby Mode This mode can be enabled from any state (Rx detect or active) by driving $\overline{RST}$ L. In this state all 4 channels have their termination set to $Z_{RX-HIGH}$ and outputs are at Hi-Z. Device power is 10mW (MAX). Auto Low Power Mode This mode is enabled when PS1 pin is tied H and device has been in active mode, i.e., past Rx detect state for >250ms (TYP). In this mode anytime $Vin_{diff\_p-p}$ falls below selected $V_{EID\_TH}$ for a *given channel* and stays below $V_{EID\_TH}$ for >1µs, the associated CH enters auto low power (ALP) mode where power/CH is reduced by >80% of normal operating power/CH. A CH will exit ALP mode whenever $Vin_{diff\_p-p}$ exceeds max $V_{EID\_TH}$ for that channel. Exit latency from ALP state is 30ns max. To use this mode link latency will need to account for the ALP exit time for N\_FTS. ALP mode is handled by each channel independently based on its input differential signal level, unless slave mode is activated (PS2=H) when CH1 controls SQ detect of other channels based on its signal level. 3. Slave Power Mode This mode is activated by driving PS2 high. Under normal operation squelch detection is handled by each channel independently. In slave mode SQ detection for CH2, CH3 and CH4 are turned off and squelch function is slaved to that of CH1. By turning off squelch detection circuitry for three of the four channels device saves power. To use this feature user must ensure all channels operate simultaneously Product Folder Link(s): SN65LVPE504 www.ti.com SLLSE46 -SEPTEMBER 2010 #### **Squelch Control** Controls electrical idle detect threshold level. Three levels are supported as shown in Table 1. #### **Beacon Support** With its broadband design, the SN65LVPE504 supports low frequency Beacon signal (as defined by PCIe 2.1 spec) used to indicate wake-up event to the system by a downstream device when in L2 power state. All requirements for a beacon signal as specified in PCI Express specification 2.1 must be met for device to pass beacon signals. Backplane Figure 2. LVPE504 Typical Applications #### **DEVICE INFORMATION** Figure 3. Flow-Through Pin-Out #### **PIN FUNCTIONS** | PIN I/O TYPE | | | DESCRIPTION | | | | | | |--------------|-------------|------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NO. | NAME | WO ITPE | DESCRIPTION | | | | | | | HIGH SPEED I | DIFFERENTIA | L I/O PINS | | | | | | | | 3 | RX1+ | | | | | | | | | 4 | RX1- | | | | | | | | | 6 | RX2+ | | | | | | | | | 7 | RX2- | LOM | Non-inverting and inverting CML differential input for CH 1 and CH 4. These pins are tied to an internal voltage | | | | | | | 11 | RX3+ | I, CML | bias by dual termination resistor circuit | | | | | | | 12 | RX3- | | | | | | | | | 14 | RX4+ | | | | | | | | | 15 | RX4- | | | | | | | | | 36 | TX1+ | | | | | | | | | 35 | TX1- | 0.01 | Non-inverting and inverting CML differential output for CH 1 and CH 4. These pins are internally tied to voltage | | | | | | | 33 | TX2+ | O, CML | bias by termination resistors | | | | | | | 32 | TX2- | | | | | | | | Submit Documentation Feedback www.ti.com SLLSE46 -SEPTEMBER 2010 # **PIN FUNCTIONS (continued)** | PIN | | VO TVDE | DECORPORTOR | | | | | | |--------------------------------------|----------------------|-------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NO. | NAME | I/O TYPE | DESCRIPTION | | | | | | | HIGH SPEED DI | FFERENTIA | L I/O PINS (co | ontinued) | | | | | | | 28 | TX3+ | | | | | | | | | 27 | TX3- | O CMI | Non-inverting and inverting CML differential output for CH 1 and CH 4. These pins are internally tied to voltage | | | | | | | 25 | TX4+ | O, CML | bias by termination resistors | | | | | | | 24 | TX4- | | | | | | | | | DEVICE CONTR | OL PIN | | | | | | | | | 40 | EN_RXD | I, LVCMOS | Sets device operation modes per Table 1. Internally pulled to VCC | | | | | | | 42 | PS2 | I, LVCMOS | Tying pin to VCC slaves CH2-4 electrical idle and Rx.Detect function to CH1. Internally pulled to GND | | | | | | | 18 | PS1 | I, LVCMOS | Select auto-low power save mode per Table 1. Internally pulled to GND | | | | | | | 20 | SQ_TH <sup>(1)</sup> | I, LVCMOS | Squelch threshold level select pin for electrical idle detect per Table 1 Internally pulled to VCC/2 | | | | | | | 39 | RST | I, LVCMOS | Reset device, input active Low. Internally pulled to VCC | | | | | | | SIGNAL CONDI | FIONING PIN | 1S <sup>(1)</sup> | | | | | | | | 21 | DE | I, LVCMOS | Selects de-emphasis settings for CH 1-CH 4 per Table 1. Internally pulled to Vcc/2 | | | | | | | 19 | EQ | I, LVCMOS | Selects equalization settings for CH 1-CH 4 per Table 1. Internally pulled to Vcc/2 | | | | | | | 41 | OS | I, LVCMOS | Selects output amplitude for CH 1-CH 4 per Table 1. Internally pulled to Vcc/2 | | | | | | | POWER PINS | | · | • | | | | | | | 1,9,17,22,30,38 | VCC | Power | Positive supply should be 3.3V ± 10% | | | | | | | 5,8,10,13,<br>26,29,31,34û GND Power | | | Supply ground | | | | | | <sup>(1)</sup> Internally biased to Vcc/2 with >200k $\Omega$ pull-up/pull-down. When 3-state pins are left as NC, board leakage at the pin pad must be < 1 $\mu$ A otherwise drive to Vcc/2 to assert mid-level state. #### **Table 1. Control Pin Settings** | OU | TPUT SWING ( | CH1-CH4) at 5Gb | ps | SQUELCH T | HRESHOLD (CH1-CH4) | | | | | |-----------------|--------------|-------------------------|--------------------------------|------------------------------------|-------------------------------------|--|--|--|--| | 0: | S | TRANSITION BI<br>(TYP n | | SQ_TH | MIN DIFFERENTIAL INPUT<br>(CH1-CH4) | | | | | | 0 | | 80 | 0 | 0 | 47 mVpp | | | | | | NC ( <b>d</b> e | efault) | 92 | 9 | NC (default) | 61 mVpp | | | | | | 1 | | 104 | <b>1</b> 7 | 1 | 83 mVpp | | | | | | OUTPL | JT DE-EMPHAS | SIS (CH1-CH4) at | 5Gbps | INPUT EQU | ALIZATION (CH1-CH4) | | | | | | DE | OS = NC | OS = 0 | OS = 1 | EQ | Equalization dB (at 5Gbps) | | | | | | NC (default) | ` ' | | -4.6dB | 0 | 0 | | | | | | 0 | | | -7.2dB | NC | 7 (default) | | | | | | 1 | -10.3dB | −9.2dB | -11dB | 1 | 15 | | | | | | | EN | _RXD | DE | EVICE FUNCTION | | | | | | | | | 0 | Set input termination to Rx_DC | | | | | | | | | | 1 | Perform Rx de | Perform Rx detect after power up | | | | | | | | Ī | RST | DE | DEVICE FUNCTION | | | | | | | | | 0 | Device in stand | dby state, inputs set to Hi-Z | | | | | | | | | 1 | Device in active | e mode | | | | | | | | ı | PS1 | DE | EVICE FUNCTION | | | | | | | | | 0 | Auto-low powe | r mode disabled ( <i>default</i> ) | | | | | | | | 1 | | | Auto-low power mode enabled | | | | | | | | ı | PS2 | DE | EVICE FUNCTION | | | | | | | | | 0 | Electrical Idle a | and Rx Detect independent for ( | CH1-CH4 ( <b>default</b> ) | | | | | | | | 1 | CH2-CH4 Elec | trical Idle and Rx Detect slaved | to CH1 | | | | | Copyright © 2010, Texas Instruments Incorporated #### ORDERING INFORMATION(1) | PART NUMBER | PART MARKING | PACKAGE | |-----------------|--------------|-------------------------| | SN65LVPE504RUAR | LVPE504 | 42-pin RUA Reel (large) | (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted)(1) | | | VALUE | UNIT | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------| | Supply voltage range (2) | V <sub>CC</sub> | -0.5 to 4 | V | | Valtaga nanga | Differential I/O | -0.5 to 4 | V | | Voltage range | Control I/O | -0.5 to VCC + 0.5 | V | | | Human body model <sup>(3)</sup> | ±6000 | V | | Electrostatic discharge | Charged-device model (4) | ±1000 | V | | | Differential I/O Control I/O Human body model <sup>(3)</sup> Charged-device model <sup>(4)</sup> Machine model <sup>(5)</sup> | ±200 | V | | Continuous power dissipation | n See Thermal Table | | | - (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - All voltage values, except differential voltages, are with respect to network ground terminal. - Tested in accordance with JEDEC Standard 22, Test Method A114-B Tested in accordance with JEDEC Standard 22, Test Method C101-A - Tested in accordance with JEDEC Standard 22, Test Method A115-A #### THERMAL INFORMATION | | THERMAL METRIC | SN65LVPE504 | LINUTO | |-------------------|----------------------------------------------|----------------|--------| | | THERMAL METRIC | TQFN (42 PINS) | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 30 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 12 | | | $\theta_{\sf JB}$ | Junction-to-board thermal resistance | 10 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | *C/VV | | ΨЈВ | Junction-to-board characterization parameter | 9 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 4.7 | | #### RECOMMENDED OPERATING CONDITIONS | | | MIN | TYP | MAX | UNITS | |-----------------------|--------------------------------|-----|-----|-----|-------| | V <sub>CC</sub> | Supply voltage | 3 | 3.3 | 3.6 | V | | C <sub>COUPLING</sub> | AC Coupling capacitor | 75 | | 200 | nF | | | Operating free-air temperature | -40 | | 85 | °C | Product Folder Link(s): SN65LVPE504 www.ti.com SLLSE46 -SEPTEMBER 2010 #### **ELECTRICAL CHARACTERISTICS** under recommended operating conditions | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | |---------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|--|--| | DEVICE PARAM | IETERS | | | | l. | | | | | I <sub>cc</sub> | | RST, DEx, EQx, OS = NC, EN_RXD = NC, K28.5 pattern at 5 Gbps, VID = 1000mVp-p | | 174 | 190 | | | | | ICC <sub>Slave</sub> | | $\begin{split} \text{PS2} &= \text{Vcc}; \overline{\text{RST}}, \text{DEx}, \text{EQx}, \text{OS} = \text{NC}, \\ \text{EN\_RXD} &= \text{NC}, \text{K28.5 pattern at 5 Gbps}, \\ \text{V}_{\text{ID}} &= 1000 \text{mV}_{\text{p-p}} \end{split}$ | | | | | | | | ICC <sub>ALP</sub> | Supply current | When auto-low power conditions are met, $PS1 = V_{CC}$ | | 27 | 32 | mA | | | | ICC <sub>ALP _Slave</sub> | | PS1, PS2 = VCC and link in EID state | | 14 | 18 | | | | | ICC <sub>NO_CONNECT</sub> | | EN_RXD = 1 No termination detected on any CH | | 2.5 | | | | | | ICC <sub>stdby</sub> | | RST = GND | | | 0.1 | | | | | | Maximum data rate | | | | 5 | Gbps | | | | AutoLP <sub>ENTRY</sub> | Auto low power entry time | Electrical idle at input, Refer to Figure 7 | | 1 | | μs | | | | AutoLP <sub>EXIT</sub> | Auto low power exit time | After first signal activity, Refer to Figure 7 | | | 30 | ns | | | | t <sub>ENB</sub> | Device enable time | $\overline{\text{RST}} \ 0 \to 1$ | | 5 | 50 | μs | | | | t <sub>DIS</sub> | Device disable time | RST 1 → 0 | | 0.1 | 2 | μs | | | | T <sub>RX.Detect</sub> | Rx.Detect start event | EN_RXD = 1, Time to start Rx Detect after power up | | 6 | | μs | | | | CONTROL LOG | IC | | | | | | | | | V <sub>IH</sub> | High level Input Voltage | | 1.4 | | Vcc | V | | | | V <sub>IL</sub> | Low Level Input Voltage | | -0.3 | | 0.5 | V | | | | $V_{HYS}$ | Input Hysteresis | | | 150 | | mV | | | | I <sub>IH</sub> | High Loyal Input Current | OS, EQ, DE, SQ_TH, PS1, PS2 = V <sub>CC</sub> | | | 30 | | | | | | High Level Input Current | $EN_RXD$ , $\overline{RST} = V_{CC}$ | | | 1 | μA | | | | L. | Low Level Input Current | PS1, PS2 = GND | -1 | | | μA | | | | I <sub>IL</sub> | Low Level Input Current | OS, EQ, DE, SQ_TH, EN_RXD, $\overline{RST}$ = GND | -30 | | | μΑ | | | | RECEIVER AC/ | OC . | | | | | | | | | $Vin_{diff\_p-p}$ | RX1-RX4 Input voltage swing | AC coupled differential signal (5Gbps) | 100 | | 1200 | mVp-p | | | | $T_{RX\_TJ}$ | Max Rx total timing error | At device pin (5Gbps) | | | 0.4 | UI | | | | T <sub>RX_DJ</sub> | Max Rx deterministic timing error | At device pin (5Gbps) | | | 0.3 | UI | | | | V <sub>CM_RX</sub> | RX1-RX4 Common mode voltage | | 0 | | 3.6 | V | | | | Vin <sub>COM_P</sub> | RX1-RX4 AC peak common mode voltage | | | | 150 | mVP | | | | Z <sub>RX_DC</sub> | DC single ended impedance | | 40 | 55 | 60 | Ω | | | | Z <sub>RX_Diff</sub> | DC Differential input impedance | | 80 | 98 | 120 | Ω | | | | $Z_{RX\_High}$ | DC Input high impedance | Device in standby mode. Rx termination not powered measured with respect to GND over 200 mV max | 50 | 75 | | kΩ | | | | | | Measured at receiver pin: SQ_TH = NC | | 61 | | | | | | V <sub>EID_TH</sub> | Electrical idle detect threshold | SQ_TH = 1 | 58 | 83 | 107 | mVpp | | | | | | SQ_TH = 0 | | 47 | | † '' | | | | DI | Differential nations less | 50 MHz – 1.25 GHz | 10 | 15 | | | | | | RL <sub>RX-DIFF</sub> | Differential return loss | 1.25 GHz – 2.5 GHz | 8 | 11 | | dB | | | | RL <sub>RX-CM</sub> | Common mode return loss | 50 MHz – 2.5 GHz | 9 | 14 | | dB | | | # **ELECTRICAL CHARACTERISTICS (continued)** | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | | |--------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|-------|--------|--|--| | TRANSMITTER | AC/DC | | | | | | | | | | | RL = $100\Omega \pm 1\%$ , OS = NC, transition Bit | 866 | 929 | 1031 | | | | | | | RL = $100\Omega \pm 1\%$ , OS = GND transition Bit | | 800 | | | | | | | | RL = $100\Omega \pm 1\%$ OS = VCC transition Bit | | 1047 | | | | | | $V_{TXDIFF\_P-P}$ | Differential peak-to-peak output voltage | RL = $100\Omega \pm 1\%$ , DE=NC, OS = $0,1,NC$ on-transition bit | | 620 | | mV | | | | | | RL = $100\Omega \pm 1\%$ , DE=OS = 0,1,NC on-transition bit | | 456 | | | | | | | | RL = $100\Omega \pm 1\%$ , DE=OS = 0,1,NC on-transition bit | | 288 | | | | | | | | | -3.0 | -3.4 | -4.0 | | | | | | De-emphasis level | OS = NC (Figure 9) for OS = 1 and NC see | -5.5 | -6.2 | -6.5 | dB | | | | | | Table 1) | -9.0 | -10.3 | -10.6 | | | | | T <sub>DE</sub> | De-emphasis width | At 5 Gbps | | 0.9 | | UI | | | | Z <sub>TX_diff</sub> | DC Differential impedance | Defined during signaling | 80 | 100 | 120 | Ω | | | | | | f = 50 MHz – 1.25 GHz | 10 | 20 | | | | | | $RL_{diff\_TX}$ | Differential return loss | f = 1.25 GHz – 2.5 GHz | 8 | 13 | | dB | | | | RL <sub>CM TX</sub> | Common mode return loss | f = 50 MHz – 2.5 GHz | 6 | 12 | | dB | | | | I <sub>TX_SC</sub> | TX short circuit current | TX± shorted to GND | | 44 | 90 | mA | | | | | Transmitter DC common-mode | Allowed DC CM voltage at TX pins | | 1.8 | 2.2 | V | | | | V <sub>TX_CM_DC</sub> | voltage TX AC common mode voltage | $Max(V_{d+} + V_{d-})/2 - Min(V_{d+} + V_{d-})/2$ | | | | | | | | V <sub>TX_CM_AC2</sub> | at Gen II speed | , d. d, , a, d, | | 30 | 100 | mVpp | | | | V <sub>TX_CM_AC1</sub> | TX AC common mode voltage at Gen I speed | $RMS(V_{d+} + V_{d-})/2 - DC_{AVG}(V_{d+} + V_{d-})/2$ | | 3 | 20 | mV | | | | V <sub>TX_CM_DeltaL0</sub> -<br>L0s | Absolute Delta DC CM voltage during active and idle states | V <sub>TX_CM_DC</sub> <sub>[L0]</sub> - VTX_CM_DC [L0 <sub>s</sub> ] | 0 | | 100 | mV | | | | V <sub>TX_CM-DC-Line-</sub><br>Delta | Absolute delta of DC CM voltage between D+ and D- | V <sub>TX_CM_DC-D+</sub> [L0] = V <sub>TX_CM_DC-D-</sub> [L0] | 0 | | 25 | mV | | | | V <sub>TX_idle_diff-AC-p</sub> | Electrical idle differential peak output voltage | $ V_{TX-Idle-D+} - V_{TX-Idle-D-} $ , LP filtered to remove any DC component | 0 | 1 | 20 | mVpp | | | | V <sub>TX_idle_diff-DC</sub> | DC electrical idle differential output voltage | $ V_{TX\_idle-D+} - V_{TX\_idle-D-} $ , LP filtered to remove any AC component | | 1.9 | | mV | | | | V <sub>detect</sub> | Voltage change to allow receiver detect | Positive voltage to sense receiver | | | 600 | mV | | | | t <sub>R</sub> ,t <sub>F</sub> | Output rise/fall time | De-Emphasis = 0 dB,<br>OS = NC (CH 0 and CH 1)<br>20%-80% of differential voltage at the output | 30 | 55 | 70 | ps | | | | t <sub>RF_MM</sub> | Output rise/fall time mismatch | De-Emphasis = 0dB,<br>OS = NC (CH 0 and CH 1)<br>20%-80% of differential voltage at the output | | | 20 | ps | | | | $T_{diff\_LH},T_{diff\_HL}$ | Differential propagation delay | De-Emphasis = 0dB (CH 0 and CH 1). Propagation delay between 50% level at input and output | | 280 | 350 | ps | | | | T <sub>INTRA_SKEW</sub> | Output skew (same lane) | 5 Gbps | | | 15 | ps | | | | T <sub>INTER_SKEW</sub> | Lane to lane skew | 5 Gbps | -25 | | 25 | ps | | | | idleEntry, tidleExit | Idle entry and exit times | See Figure 5 | | | 8 | ns | | | | T <sub>tx_EID_min</sub> | Minimum time in EID | | 20 | | | ns | | | | | ION AT GEN II SPEED | | | | | | | | | TX <sub>DJ</sub> <sup>(1)</sup> | | At point A1 in Figure 8, EQ/DE=NC, OS=HIGH | | 25 | 60 | | | | | | Residual deterministic jitter | At point A2 in Figure 8, EQ/DE=NC, OS=LOW | | 26 | 60 | ps p-p | | | | | • | At point B in Figure 8, EQ/DE=NC, OS=HIGH | | 27 | 60 | | | | | TX <sub>RJ</sub> | Residual random jitter | D24.3 pattern at point A1/A2/B in Figure 8 | | | 0.1 | psrms | | | Product Folder Link(s): SN65LVPE504 Submit Documentation Feedback <sup>(1)</sup> Refer to Figure 8 with $\pm$ K28.5 pattern, -3.5 dB DE from source AWG www.ti.com SLLSE46 -SEPTEMBER 2010 Figure 4. Propagation Delay Figure 5. Idle Mode Exit and Entry Delay Figure 6. Output Rise and Fall Times Figure 7. Auto Low Power Mode Timing (when enabled) SLLSE46 - SEPTEMBER 2010 www.ti.com Figure 8. Jitter Measurement Setup Figure 9. Output De-Emphasis Levels Submit Documentation Feedback SLLSE46 -SEPTEMBER 2010 www.ti.com #### TYPICAL CHARACTERISTICS # TYPICAL EYE DIAGRAM AND PERFORMANCE CURVES - Input Signal Characteristics VID = 1000mVpp, DE = -3.5 dB, Pattern = K28.5 - Device Operating Conditions: VCC = 3.3 V, Temp = 25°C - All trace are 4 mils - PCIe Gen I and Gen II compliance mask shown #### AT GEN II SPEED Input Trace = 4", Output Trace = 8" EQ = 0 dB, OS = 833 mVpp, DE = -1.9 dB Figure 10. Input Trace = 4", Output Trace = 16" EQ = 0 dB, OS = 1166 mVpp, DE = -4.9 dB Figure 11. Input Trace = 4", Output Trace = 28" EQ = 0 dB, OS = 1166 mVpp, DE = -7.4 dB Figure 12. Input Trace = 16", Output Trace = 4" EQ = 0 dB, OS = 833 mVpp, DE = -1.9 dB Figure 13. # **TYPICAL CHARACTERISTICS (continued)** Input Trace = 28", Output Trace = 4" EQ = 7 dB, OS = 833 mVpp, DE = -1.9 dB Figure 14. Input Trace = 36", Output Trace = 4" EQ = 7 dB, OS = 833 mVpp, DE = -1.9 dB Figure 15. Input Trace = 48", Output Trace = 4" EQ = 15 dB, OS = 833 mVpp, DE = -1.9 dB **Figure 16.** #### AT GEN I SPEED Input Trace = 4", Output Trace = 8" EQ = 7 dB, OS = 833 mVpp, DE = -1.9 dB **Figure 17.** Input Trace = 4", Output Trace = 16" EQ = 7 dB, OS = 1166 mVpp, DE = -4.9 dB Figure 18. www.ti.com SLLSE46 -SEPTEMBER 2010 # **TYPICAL CHARACTERISTICS (continued)** Input Trace = 4", Output Trace = 28" EQ = 7 dB, OS = 1166 mVpp, DE = -7.4 dB Figure 19. Input Trace = 16", Output Trace = 4" EQ = 7 dB, OS = 833 mVpp, DE = -1.9 dB Figure 20. Input Trace = 28", Output Trace = 4" EQ = 15 dB, OS = 833 mVpp, DE = -1.9 dB Figure 21. Input Trace = 36", Output Trace = 4" EQ = 15 dB, OS = 833 mVpp, DE = -1.9 dB Figure 22. Input Trace = 48", Output Trace = 4" EQ = 15 dB, OS = 833 mVpp, DE = -1.9 dBFigure 23. # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN65LVPE504RUAR | ACTIVE | WQFN | RUA | 42 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LVPE504 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 30-Dec-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LVPE504RUAR | WQFN | RUA | 42 | 3000 | 330.0 | 16.4 | 3.8 | 9.3 | 1.0 | 8.0 | 16.0 | Q1 | www.ti.com 30-Dec-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN65LVPE504RUAR | WQFN | RUA | 42 | 3000 | 853.0 | 449.0 | 35.0 | 9 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated