

# LM4951A Boomer® Audio Power Amplifier Series Wide Voltage Range 1.8 Watt Audio Amplifier With Short Circuit Protection

Check for Samples: LM4951A

#### **FEATURES**

- Pop & Click Circuitry Eliminates Noise During Turn-On and Turn-Off Transitions
- Wide Supply Voltage Range: 2.7V to 9V
- Low Current, Active-Low Shutdown Mode
- Low Quiescent Current
- Thermal Shutdown Protection
- Short Circuit Protection
- Unity-Gain Stable
- External Gain Configuration Capability

#### **APPLICATIONS**

- Portable Devices
- Cell Phones
- Laptop Computers
- Computer Speaker Systems
- MP3 Player Speakers

#### **KEY SPECIFICATIONS**

- Wide Voltage Range 2.7V to 9V
- Quiescent Power Supply Current (V<sub>DD</sub> = 7.5V)
   2.5mA (typ)
- Power Output BTL at 7.5V, 1% THD 1.8 W (typ)
- Shutdown Current 0.01µA (typ)
- Fast Turn on Time 25ms (typ)

#### DESCRIPTION

The LM4951A is an audio power amplifier designed for applications with supply voltages ranging from 2.7V up to 9V. The LM4951A is capable of delivering 1.8W continuous average power with less than 1% THD+N into a bridge connected  $8\Omega$  load when operating from a 7.5VDC power supply.

Boomer<sup>™</sup> audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. The LM4951A does not require bootstrap capacitors, or snubber circuits.

The LM4951A features a low-power consumption active-low shutdown mode. Additionally, the LM4951A features an internal thermal shutdown protection mechanism and short circuit protection.

The LM4951A contains advanced pop & click circuitry that eliminates noises which would otherwise occur during turn-on and turn-off transitions.

The LM4951A is unity-gain stable and can be configured by external gain-setting resistors.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Boomer is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## **Typical Application**



Figure 1. Typical Bridge-Tied-Load (BTL) Audio Amplifier Application Circuit

## **Connection Diagram**

# **Top View**



Figure 2. WSON Package See Package Number DPR0010A

#### Pin Name and Function

| Pin Number | Name                                                                                                                     | Туре                                                                                             |               |
|------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------|
| 1          | 1 Bypass Bypass Bypass output. See sections POWER SUPP BYPASSING and SELECTING EXTERNAL COMPONENTS for more information. |                                                                                                  | Analog Output |
| 2          | Shutdown                                                                                                                 | Shutdown control active low signal. A logic low voltage will put the LM4951A into Shutdown mode. | Digital Input |



#### Pin Name and Function (continued)

| Pin Number     | Name             | Function                                                                                                             | Туре          |
|----------------|------------------|----------------------------------------------------------------------------------------------------------------------|---------------|
| 3              | $C_CHG$          | Input capacitor charge to decrease turn on time. See section Selecting Value A For $R_{\rm C}$ for more information. | Analog Output |
| 4              | NC               | No connection to die. Pin can be connected to any potential.                                                         | No Connect    |
| 5              | $V_{IN}$         | Single-ended signal input pin.                                                                                       | Analog Input  |
| 6              | V <sub>O</sub> - | Inverting output of amplifier.                                                                                       | Analog Output |
| 7              | GND              | Ground connection.                                                                                                   | Ground        |
| 8              | NC               | No connection to die. Pin can be connected to any potential.                                                         | No Connect    |
| 9              | $V_{DD}$         | Power supply.                                                                                                        | Power         |
| 10             | V <sub>O</sub> + | Non-Inverting output of amplifier.                                                                                   | Analog Output |
| Exposed DAP NC |                  | No connect. Pin must be electrically isolated (floating) or connected to GND.                                        | No Connect    |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)(2)

|                                           | 90                                    |                                     |
|-------------------------------------------|---------------------------------------|-------------------------------------|
| Supply Voltage                            |                                       | 9.5V                                |
| Storage Temperature                       |                                       | −65°C to +150°C                     |
| Input Voltage                             |                                       | $-0.3$ V to $V_{DD} + 0.3$ V        |
| Power Dissipation (3)                     |                                       | Internally limited                  |
| ESD Rating <sup>(4)</sup>                 |                                       | 2000V                               |
| ESD Rating <sup>(5)</sup>                 |                                       | 200V                                |
| Junction Temperature (T <sub>JMAX</sub> ) | )                                     | 150°C                               |
| Thermal Resistance                        | θ <sub>JA</sub> (WSON) <sup>(3)</sup> | 73°C/W                              |
| Soldering Information                     |                                       | AN-1187 (Literature Number SNOA401) |
|                                           |                                       |                                     |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the s or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditionsindicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the number given in *Absolute Maximum Ratings*, whichever is lower. For the LM4951A typical application (shown in Figure 1) with V<sub>DD</sub> = 7.5V, R<sub>L</sub> = 8Ω mono-BTL operation the max power dissipation is 1.42W. θ<sub>JA</sub> = 73°C/W.
- (4) Human body model, applicable std. JESD22-A114C.
- (5) Machine model, applicable std. JESD22-A115-A.

## Operating Ratings<sup>(1)(2)</sup>

| Temperature Range $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤ T <sub>A</sub> ≤ +85°C                         |
|-------------------------------------------------|--------------------------------------------------------|
| Supply Voltage                                  | $2.7 \text{V} \le \text{V}_{\text{DD}} \le 9 \text{V}$ |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the s or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.



# Electrical Characteristics $V_{DD} = 7.5V^{(1)(2)}$

The following specifications apply for  $V_{DD}$  = 7.5V,  $A_{V-BTL}$  = 6dB,  $R_L$  = 8 $\Omega$  unless otherwise specified. Limits apply for  $T_A$  = 25°C.

|                       |                                       | T . O . IV                                                                                       | LM4  | Units                |                      |  |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|------|----------------------|----------------------|--|
|                       | Parameter                             | Test Conditions                                                                                  |      | Limit <sup>(4)</sup> | (Limits)             |  |
| I <sub>DD</sub>       | Quiescent Power Supply Current        | $V_{IN} = 0V$ , $I_O = 0A$ , $R_L = 8\Omega$ BTL                                                 | 2.5  | 4.5                  | mA (max)             |  |
| I <sub>SD</sub>       | Shutdown Current                      | $V_{SD} = GND^{(5)}$                                                                             | 0.01 | 5                    | μA (max)             |  |
| Vos                   | Output Offset Voltage                 |                                                                                                  | 5    | 30                   | mV (max)             |  |
| $V_{SDIH}$            | Shutdown Voltage Input High           |                                                                                                  |      | 1.2                  | V (min)              |  |
| V <sub>SDIL</sub>     | Shutdown Voltage Input Low            |                                                                                                  |      | 0.4                  | V (max)              |  |
| R <sub>PULLDOWN</sub> | Pull-down Resistor on SD pin          |                                                                                                  | 75   | 45                   | kΩ (min)             |  |
| T <sub>WU</sub>       | Wake-up Time                          | C <sub>B</sub> = 1.0μF                                                                           | 25   | 35                   | ms (max)             |  |
| T <sub>SD</sub>       | Shutdown time                         | C <sub>B</sub> = 1.0μF                                                                           |      | 10                   | ms (max)             |  |
| TSD                   | Thermal Shutdown Temperature          |                                                                                                  | 170  | 150<br>190           | °C (min)<br>°C (max) |  |
| Po                    | Output Power                          | THD = 1% (max); f = 1kHz<br>$R_L = 8\Omega$ Mono BTL                                             | 1.8  | 1.5                  | W (min)              |  |
| TUDAN                 | Table Harris in Distriction Alexander | $P_O = 600 \text{mW}_{RMS}$ ; $f = 1 \text{kHz}$<br>$A_{V-BTL} = 6 \text{dB}$                    | 0.07 | 0.5                  | % (max)              |  |
| THD+N                 | Total Harmonic Distortion + Noise     | $P_O = 600 \text{mW}_{RMS}$ ; $f = 1 \text{kHz}$<br>$A_{V-BTL} = 26 \text{dB}$                   | 0.35 |                      | %                    |  |
| ε <sub>OS</sub>       | Output Noise                          | A-Weighted Filter, $R_i = R_f = 20k\Omega$<br>Input Referred <sup>(6)</sup>                      | 10   |                      | μV                   |  |
| PSRR                  | Power Supply Rejection Ratio          | $V_{RIPPLE} = 200 \text{mV}_{p-p}, f = 217 \text{Hz},$ $C_B = 1.0 \mu \text{F}, Input Referred}$ | 66   | 56                   | dB (min)             |  |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the s or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditionsindicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the *Recommended Operation Conditions* at the time of product characterization and are not specified.
- (4) Datasheet min/max specification limits are ensured by test or statistical analysis.
- (5) Shutdown current is measured in a normal room environment. The Shutdown pin should be driven as close as possible to GND for minimum shutdown current.
- (6) Noise measurements are dependent on the absolute values of the closed loop gain setting resistors (input and feedback resistors).



# Electrical Characteristics $V_{DD} = 3.3V^{(1)(2)}$

The following specifications apply for  $V_{DD} = 3.3V$ ,  $A_{V-BTL} = 6dB$ ,  $R_L = 8\Omega$  unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

|                                  | Dougnaton                         | Took Conditions                                                                        | LM4                | LM4951A              |                   |  |
|----------------------------------|-----------------------------------|----------------------------------------------------------------------------------------|--------------------|----------------------|-------------------|--|
| Parameter O make O make O make O |                                   | Test Conditions                                                                        | Typ <sup>(3)</sup> | Limit <sup>(4)</sup> | Units<br>(Limits) |  |
| I <sub>DD</sub>                  | Quiescent Power Supply Current    | $V_{IN} = 0V$ , $I_O = 0A$ , $R_L = 8\Omega$ BTL                                       | 2.5                | 4.5                  | mA (max)          |  |
| I <sub>SD</sub>                  | Shutdown Current                  | V <sub>SHUTDOWN</sub> = GND <sup>(5)</sup>                                             | 0.01               | 2                    | μA (max)          |  |
| Vos                              | Output Offset Voltage             |                                                                                        | 3                  | 30                   | mV (max)          |  |
| V <sub>SDIH</sub>                | Shutdown Voltage Input High       |                                                                                        |                    | 1.2                  | V (min)           |  |
| V <sub>SDIL</sub>                | Shutdown Voltage Input Low        |                                                                                        |                    | 0.4                  | V (max)           |  |
| T <sub>WU</sub>                  | Wake-up Time                      | C <sub>B</sub> = 1.0µF                                                                 | 25                 |                      | ms                |  |
| T <sub>SD</sub>                  | Shutdown time                     | C <sub>B</sub> = 1.0µF                                                                 |                    | 10                   | ms (max)          |  |
| Po                               | Output Power                      | THD = 1% (max); $f = 1kHz$<br>$R_L = 8\Omega$ Mono BTL                                 | 280                | 230                  | mW (min)          |  |
|                                  | T                                 | $P_O = 100$ m $W_{RMS} = 1$ k $Hz$<br>$A_{V-BTL} = 6$ d $B$                            | 0.07               | 0.5                  | % (max)           |  |
| THD+N                            | Total Harmonic Distortion + Noise | $P_O = 100 \text{mW}_{RMS}$ ; $f = 1 \text{kHz}$<br>$A_{V-BTL} = 26 \text{dB}$         | 0.35               |                      | %                 |  |
| $\epsilon_{ m OS}$               | Output Noise                      | A-Weighted Filter, $R_i = R_f = 20k\Omega$<br>Input Referred, <sup>(6)</sup>           | 10                 |                      | μV                |  |
| PSRR                             | Power Supply Rejection Ratio      | $V_{RIPPLE} = 200 \text{mV}_{p-p}, f = 217 \text{Hz},$ $C_B = 1 \mu F, Input Referred$ | 71                 | 61                   | dB (min)          |  |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the s or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.
- (3) Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the *Recommended Operation Conditions* at the time of product characterization and are not specified.
- (4) Datasheet min/max specification limits are ensured by test or statistical analysis.
- (5) Shutdown current is measured in a normal room environment. The Shutdown pin should be driven as close as possible to GND for minimum shutdown current.
- (6) Noise measurements are dependent on the absolute values of the closed loop gain setting resistors (input and feedback resistors).



#### **Typical Performance Characteristics**

















Figure 9.















Power Supply Rejection vs Frequency  $V_{DD} = 5V$ ,  $A_V = 6dB$ ,  $V_{RIPPLE} = 200 mV_{P-P}$  Input Terminated into  $10\Omega$ 



Power Supply Rejection vs Frequency  $V_{DD} = 7.5V$ ,  $A_V = 6dB$ ,  $V_{RIPPLE} = 200mV_{P-P}$  Input Terminated into 10Ω



Power Supply Rejection vs Frequency V<sub>DD</sub> = 3.3V, A<sub>V</sub> = 26dB, V<sub>RIPPLE</sub> = 200mV<sub>P-P</sub> Input Terminated into 10Ω



Figure 16.

# Power Supply Rejection vs Frequency $V_{DD} = 5V$ , $A_V = 26dB$ , $V_{RIPPLE} = 200mV_{P-P}$ Input Terminated into $10\Omega$



Figure 18.

# Power Supply Rejection vs Frequency $V_{DD}$ = 7.5V, $A_V$ = 26dB, $V_{RIPPLE}$ = 200m $V_{P-P}$ Input Terminated into $10\Omega$



Figure 20.





Figure 21.



Noise Floor  $V_{DD}$  = 7.5V,  $A_{Y}$  = 6dB,  $R_{i}$  =  $R_{f}$  = 20k $\Omega$  BW < 80kHz, A-weighted  $\frac{50\mu}{40\mu}$   $\frac{30\mu}{20\mu}$   $\frac{20\mu}{9\mu}$   $\frac{9\mu}{7\mu}$   $\frac{9\mu}{7\mu}$   $\frac{9\mu}{6\mu}$   $\frac{3\mu}{4\mu}$   $\frac{3\mu}{20}$  50 100 200 500 1k 2k 5k 10k 20k FREQUENCY (Hz) Figure 25.



Figure 22.



Figure 24.



Figure 26.







Output Power vs Supply Voltage  $\begin{array}{c} R_L = 8\Omega,\\ \text{from top to bottom: THD+N} = 10\%, \text{ THD+N} = 1\% \end{array}$ 



Figure 31.



Clipping Voltage vs Supply Voltage  $R_L = 8\Omega,$  from top to bottom: Negative Voltage Swing; Positive Voltage Swing



Output Power vs Load Resistance  $V_{DD}$  = 3.3V, f = 1kHz from top to bottom: THD+N = 10%, THD+N = 1%



Figure 32.



Output Power vs Load Resistance

V<sub>DD</sub> = 7.5V, f = 1kHz
from top to bottom: THD+N = 10%, THD+N = 1%



Figure 33.

Frequency Response vs Input Capacitor Size  $R_L = 8\Omega$  from top to bottom:  $C_i = 1.0 \mu F, \ C_i = 0.39 \mu F, \ C_i = 0.039 \mu F$ 



Figure 34.



#### **APPLICATION INFORMATION**

#### **BRIDGE CONFIGURATION EXPLANATION**

As shown in Figure 1, the LM4951A consists of two operational amplifiers that drive a speaker connected between their outputs. The value of input and feedback resistors determine the gain of each amplifier. External resistors  $R_i$  and  $R_f$  set the closed-loop gain of  $AMP_A$ , whereas two  $20k\Omega$  internal resistors set  $AMP_B$ 's gain to -1. Figure 1 shows that  $AMP_A$ 's output serves as  $AMP_B$ 's input. This results in both amplifiers producing signals identical in magnitude, but  $180^\circ$  out of phase. Taking advantage of this phase difference, a load is placed between  $AMP_A$  and  $AMP_B$  and driven differentially (commonly referred to as "bridge-tied load"). This results in a differential, or BTL, gain of:

$$A_{VD} = 2(R_f/R_i) \quad (V/V) \tag{1}$$

Bridge mode amplifiers are different from single-ended amplifiers that drive loads connected between a single amplifier's output and ground. For a given supply voltage, bridge mode has an advantage over the single-ended configuration: its differential output doubles the voltage swing across the load. Theoretically, this produces four times the output power when compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited and that the output signal is not clipped. Under rare conditions, with unique combinations of high power supply voltage and high closed loop gain settings, the LM4951A may exhibit low frequency oscillations.

Another advantage of the differential bridge output is no net DC voltage across the load. This is accomplished by biasing AMP1's and AMP2's outputs at half-supply. This eliminates the coupling capacitor that single supply, single-ended amplifiers require. Eliminating an output coupling capacitor in a typical single-ended configuration forces a single-supply amplifier's half-supply bias voltage across the load. This increases internal IC power dissipation and may permanently damage loads such as speakers.

#### POWER DISSIPATION

The LM4951A's dissipation when driving a BTL load is given by Equation 2. For a 7.5V supply and a single  $8\Omega$  BTL load, the dissipation is 1.42W.

$$P_{\text{DMAX-MONOBTL}} = 4(V_{\text{DD}})^2 I 2\pi^2 R_{\text{L}} \quad (W)$$
 (2)

The maximum power dissipation point given by Equation 2 must not exceed the power dissipation given by Equation 3:

$$P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JA}$$
(3)

The LM4951A's  $T_{JMAX} = 150^{\circ}C$ . In the SD package, the LM4951A's  $\theta_{JA}$  is 73°C/W when the metal tab is soldered to a copper plane of at least  $1\text{in}^2$ . This plane can be split between the top and bottom layers of a two-sided PCB. Connect the two layers together under the tab with an array of vias. At any given ambient temperature  $T_A$ , use Equation 3 to find the maximum internal power dissipation supported by the IC packaging. Rearranging Equation 3 and substituting  $P_{DMAX}$  for  $P_{DMAX}$  results in Equation 4. This equation gives the maximum ambient temperature that still allows maximum stereo power dissipation without violating the LM4951A's maximum junction temperature.

$$T_{A} = T_{JMAX} - P_{DMAX-MONOBTL}\theta_{JA} \quad (^{\circ}C)$$
 (4)

For a typical application with a 7.5V power supply and a BTL  $8\Omega$  load, the maximum ambient temperature that allows maximum stereo power dissipation without exceeding the maximum junction temperature is 46°C for the SD package.

$$T_{\text{JMAX}} = P_{\text{DMAX-MONOBTL}} \theta_{\text{JA}} + T_{\text{A}} \quad (^{\circ}\text{C})$$
 (5)

Equation 5 gives the maximum junction temperature  $T_{\text{JMAX}}$ . If the result violates the LM4951A's maximum junction temperature of 150°C, reduce the maximum junction temperature by reducing the power supply voltage or increasing the load resistance. Further allowance should be made for increased ambient temperatures.

The above examples assume that a device is operating around the maximum power dissipation point. Since internal power dissipation is a function of output power, higher ambient temperatures are allowed as output power or duty cycle decreases.



If the result of Equation 2 is greater than that of Equation 3, then decrease the supply voltage, increase the load impedance, or reduce the ambient temperature. Further, ensure that speakers rated at a nominal  $8\Omega$  do not fall below  $6\Omega$ . If these measures are insufficient, a heat sink can be added to reduce  $\theta_{JA}$ . The heat sink can be created using additional copper area around the package, with connections to the ground pins, supply pin and amplifier output pins. Refer to the Typical Performance Characteristics curves for power dissipation information at lower output power levels.

#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a voltage regulator typically use a  $10\mu\text{F}$  in parallel with a  $0.1\mu\text{F}$  filter capacitors to stabilize the regulator's output, reduce noise on the supply line, and improve the supply's transient response. However, their presence does not eliminate the need for a local  $1.0\mu\text{F}$  tantalum bypass capacitance connected between the LM4951A's supply pins and ground. Do not substitute a ceramic capacitor for the tantalum. Doing so may cause oscillation. Keep the length of leads and traces that connect capacitors between the LM4951A's power supply pin and ground as short as possible. Connecting a larger capacitor,  $C_{\text{BYPASS}}$ , between the BYPASS pin and ground improves the internal bias voltage's stability and improves the amplifier's PSRR. The PSRR improvements increase as the bypass pin capacitor value increases. Too large, however, increases turn-on time and can compromise the amplifier's click and pop performance. The selection of bypass capacitor values, especially  $C_{\text{BYPASS}}$ , depends on desired PSRR requirements, click and pop performance, system cost, and size constraints.

#### **MICRO-POWER SHUTDOWN**

The LM4951A features an active-low micro-power shutdown mode. When active, the LM4951A's micro-power shutdown feature turns off the amplifier's bias circuitry, reducing the supply current. The low 0.01µA typical shutdown current is achieved by applying a voltage to the SHUTDOWN pin that is as near to GND as possible. A voltage that is greater than GND may increase the shutdown current.

#### **SELECTING EXTERNAL COMPONENTS**

#### Input Capacitor Value Selection

Two quantities determine the value of the input coupling capacitor: the lowest audio frequency that requires amplification and desired output transient suppression.

As shown in Figure 1, the input resistor  $(R_i)$  and the input capacitor  $(C_i)$  create a high-pass filter. The cutoff frequency can be found using Equation 6.

$$f_c = 1/2\pi R_i C_i \quad (Hz) \tag{6}$$

As an example when using a speaker with a low frequency limit of 50Hz,  $C_i$ , using Equation 6 is 0.159 $\mu$ F with  $R_i$  set to  $20k\Omega$ . The values for  $C_i$  and  $R_i$  shown in Figure 1 allow the LM4951A to drive a high efficiency, full range speaker whose response extends down to 20Hz.

#### Selecting Value A For R<sub>C</sub>

The LM4951A is designed for very fast turn on time. The  $C_{CHG}$  pin allows the input capacitor to charge quickly to improve click/pop performance.  $R_C$  protects the  $C_{CHG}$  pin from any over/under voltage conditions caused by excessive input signal or an active input signal when the device is in shutdown. The recommended value for  $R_C$  is  $1k\Omega$ . If the input signal is less than  $V_{DD}+0.3V$  and greater than -0.3V, and if the input signal is disabled when in shutdown mode,  $R_C$  may be shorted out.

## **OPTIMIZING CLICK AND POP REDUCTION PERFORMANCE**

The LM4951A contains circuitry that eliminates turn-on and shutdown transients ("clicks and pops"). For this discussion, turn-on refers to either applying the power supply voltage or when the micro-power shutdown mode is deactivated.

As the  $V_{DD}/2$  voltage present at the BYPASS pin ramps to its final value, the LM4951A's internal amplifiers are configured as unity gain buffers. An internal current source charges the capacitor connected between the BYPASS pin and GND in a controlled manner. Ideally, the input and outputs track the voltage applied to the BYPASS pin.



The gain of the internal amplifiers remains unity until the voltage on the bypass pin reaches  $V_{DD}/2$ . As soon as the voltage on the bypass pin is stable, there is a delay to prevent undesirable output transients ("click and pops"). After this delay, the device becomes fully functional.

#### THERMAL SHUTDOWN AND SHORT CIRCUIT PROTECTION

The LM4951A has thermal shutdown and short circuit protection to fully protect the device. The thermal shutdown circuit is activated when the die temperature exceeds a safe temperature. The short circuit protection circuitry senses the output current. When the output current exceeds the threshold under a short condition, a short will be detected and the output deactivated until the short condition is removed. If the output current is lower than the threshold then a short will not be detected and the outputs will not be deactivated. Under such conditions the die temperature will increase and, if the condition persist to raise the die temperature to the thermal shutdown threshold, initiate a thermal shutdown response. Once the die cools the outputs will become active.

#### RECOMMENDED PRINTED CIRCUIT BOARD LAYOUT

Figures 2–4 show the recommended two-layer PC board layout that is optimized for the SD10A. This circuit is designed for use with an external 7.5V supply  $8\Omega$  (min) speakers.

#### **Demonstration Board Circuit**



Figure 35. Demo Board Circuit



## **Demonstration Board Layout**



Figure 36. Top Silkscreen



Figure 37. Top Layer

Copyright © 2008–2013, Texas Instruments Incorporated





Figure 38. Bottom Layer

## **Bill Of Materials**

**Table 1. Bill Of Materials** 

| Designator                      | Value  | Tolerance | Part Description                     | Comments                        |
|---------------------------------|--------|-----------|--------------------------------------|---------------------------------|
| R <sub>IN1</sub>                | 20kΩ   | 1%        | 1/8W, 0805 Resistor                  |                                 |
| R <sub>1</sub>                  | 200kΩ  | 1%        | 1/8W, 0805 Resistor                  |                                 |
| R <sub>PULLUP</sub>             | 100kΩ  | 1%        | 1/8W, 0805 Resistor                  |                                 |
| R <sub>2</sub>                  | 1kΩ    | 1%        | 1/8W, 0805 Resistor                  |                                 |
| R <sub>4</sub> , R <sub>5</sub> | Ω0     | 1%        | 1/8W, 0805 Resistor                  |                                 |
| C <sub>IN1</sub>                | 0.39µF | 10%       | Ceramic Capacitor, 25V, Size 1206    |                                 |
| C <sub>SUPPLY</sub>             | 4.7µF  | 10%       | 16V Tantalum Capacitor, Size A       |                                 |
| C <sub>BYPASS</sub>             | 1µF    | 10%       | 16V Tantalum Capacitor, Size A       |                                 |
| C <sub>1</sub>                  |        |           |                                      | Not Used                        |
|                                 | -      |           | 0.100" 1x2 header, vertical mount    | Input, Output, Vdd/GND Shutdown |
| $U_1$                           |        | -         | LM4951A, Mono, 1.8W, Audio Amplifier | DPR0010A package                |





## **REVISION HISTORY**

| Rev  | Date     | Description      |
|------|----------|------------------|
| 1.0  | 08/13/08 | Initial release. |
| 1.01 | 09/05/08 | Text edits.      |

| Changes from Revision B (April 2013) to Revision C |                                                    |  |    |  |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 16 |  |  |  |



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| LM4951ASD/NOPB   | ACTIVE | WSON         | DPR                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | 4951ASD                 | Samples |
| LM4951ASDX/NOPB  | ACTIVE | WSON         | DPR                | 10   | 4500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | 4951ASD                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 11-Oct-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM4951ASD/NOPB  | WSON            | DPR                | 10 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM4951ASDX/NOPB | WSON            | DPR                | 10 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 11-Oct-2013



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM4951ASD/NOPB  | WSON         | DPR             | 10   | 1000 | 210.0       | 185.0      | 35.0        |
| LM4951ASDX/NOPB | WSON         | DPR             | 10   | 4500 | 367.0       | 367.0      | 35.0        |



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated