











SBOS247C -JUNE 2002-REVISED NOVEMBER 2015

**INA217** 

# INA217 Low-Noise, Low-Distortion Instrumentation Amplifier Replacement for SSM2017

## Features

Low Noise: 1.3 nV/M √Hz at 1 kHz Low THD+N: 0.004% at 1 kHz. G = 100Wide Bandwidth: 800 kHz at G = 100 Wide Supply Range: ±4.5 V to ±18 V

High CMR: > 100 dB

Gain Set With External Resistor

DIP-8 and SOL-16 Widebody Packages

## Applications

- Professional Microphone Preamps
- Moving-coil Transducer Amplifiers
- **Differential Receivers**
- **Bridge Transducer Amplifiers**

## 3 Description

The INA217 device is a low-noise, low-distortion. monolithic instrumentation amplifier. feedback circuitry allows the INA217 device to achieve wide bandwidth and excellent dynamic response over a wide range of gain. The INA217 device is ideal for low-level audio signals such as balanced low-impedance microphones. industrial, instrumentation, and medical applications also benefit from its low noise and wide bandwidth.

Unique distortion cancellation circuitry reduces distortion to extremely low levels, even in high gain. The INA217 device provides near-theoretical noise performance for  $200-\Omega$  source impedance. The INA217 device features differential input, low noise, and low distortion that provides superior performance in professional microphone amplifier applications.

The INA217device features wide supply voltage, excellent output voltage swing, and high output current drive, making it an optimal candidate for use in high-level audio stages.

The INA217 device is available in the same DIP-8 and SOL-16 wide body packages and pinouts as the SSM2017. For a smaller package, see the INA163 device in SO-14 narrow. The INA217 device is specified over the temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| INA217      | SOIC (16) | 10.30 mm × 7.50 mm |
| INAZ I /    | PDIP (8)  | 9.81 mm × 6.35 mm  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Simplified Schematic**





## **Table of Contents**

| 1 | Features 1                                             | 7.4 Device Functional Modes1                         |
|---|--------------------------------------------------------|------------------------------------------------------|
| 2 | Applications 1                                         | 8 Application and Implementation 13                  |
| 3 | Description 1                                          | 8.1 Application Information1                         |
| 4 | Revision History3                                      | 8.2 Typical Application1                             |
| 5 | Pin Configuration and Functions 4                      | 9 Power Supply Recommendations 14                    |
| 6 | Specifications5                                        | 10 Layout 15                                         |
| - | 6.1 Absolute Maximum Ratings 5                         | 10.1 Layout Guidelines1                              |
|   | 6.2 ESD Ratings                                        | 10.2 Layout Example1                                 |
|   | 6.3 Recommended Operating Conditions                   | 11 Device and Documentation Support 16               |
|   | 6.4 Thermal Information5                               | 11.1 Device Support 1                                |
|   | 6.5 Electrical Characteristics: V <sub>S</sub> = ±15 V | 11.2 Documentation Support1                          |
|   | 6.6 Typical Characteristics                            | 11.3 Community Resources 1                           |
| 7 | Detailed Description 10                                | 11.4 Trademarks 1                                    |
|   | 7.1 Overview 10                                        | 11.5 Electrostatic Discharge Caution 1               |
|   | 7.2 Functional Block Diagram 10                        | 11.6 Glossary 1                                      |
|   | 7.3 Feature Description                                | 12 Mechanical, Packaging, and Orderable Information1 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision B (February 2005) to Revision C

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



## 5 Pin Configuration and Functions





NC = No Internal Connection

#### **Pin Functions**

| P    | IN  |     | PERCENTION                                                                                       |
|------|-----|-----|--------------------------------------------------------------------------------------------------|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                      |
| PDIP | '   |     |                                                                                                  |
| NC   | 1   | _   | No internal connection                                                                           |
| RG1  | 2   | I   | Gain setting pin, for gains greater than one, connect an external resistor between pins 2 and 15 |
| NC   | 3   | _   | No internal connection                                                                           |
| VIN- | 4   | I   | Inverting input                                                                                  |
| VIN+ | 5   | I   | Non-inverting input                                                                              |
| NC   | 6   | _   | No internal connection                                                                           |
| V-   | 7   | 1   | negative power supply                                                                            |
| NC   | 8   | _   | No internal connection                                                                           |
| NC   | 9   | _   | No internal connection                                                                           |
| REF  | 10  | I   | Reference input                                                                                  |
| VOUT | 11  | 0   | Output                                                                                           |
| NC   | 12  | _   | No internal connection                                                                           |
| V+   | 13  | I   | Positive power supply                                                                            |
| NC   | 14  | _   | No internal connection                                                                           |
| RG2  | 15  | I   | Gain setting pin, for gains greater than one, connect an external resistor between pins 2 and 15 |
| NC   | 16  | _   | No internal connection                                                                           |
| SOIC | ·   |     |                                                                                                  |
| RG1  | 1   | I   | Gain setting pin, for gains greater than one, connect an external resistor between pins 1 and 8  |
| VIN- | 2   | I   | Inverting input                                                                                  |
| VIN+ | 3   | I   | Non-inverting input                                                                              |
| V-   | 4   | I   | negative power supply                                                                            |
| REF  | 5   | 1   | Reference input                                                                                  |
| VOUT | 6   | 0   | Output                                                                                           |
| V+   | 7   | I   | Positive power supply                                                                            |
| RG2  | 8   | 1   | Gain setting pin, for gains greater than one, connect an external resistor between pins 2 and 15 |

Submit Documentation Feedback

Copyright © 2002–2015, Texas Instruments Incorporated



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                          |                        | MIN         | MAX        | UNIT |
|------------------|--------------------------|------------------------|-------------|------------|------|
| V+ to V-         | Supply voltage           |                        |             | ±18        | V    |
|                  | Signal input terminals   | Voltage <sup>(2)</sup> | (V-) - 0.5  | (V+) + 0.5 | V    |
|                  |                          | Current <sup>(2)</sup> |             | 10         | mA   |
|                  | Output short circuit (3) |                        | Conti       | nuous      |      |
|                  | Operating temperature    |                        | <b>-</b> 55 | 125        | °C   |
|                  | Junction temperature     |                        |             | 300        | °C   |
| T <sub>stg</sub> | Storage temperature      |                        | <b>-</b> 55 | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                     | MIN  | NOM | MAX | UNIT |
|----------------|---------------------|------|-----|-----|------|
| V+ to V-       | Supply voltage      | ±4.5 | ±15 | ±18 | V    |
| T <sub>A</sub> | Ambient Temperature | -40  | 25  | 85  | °C   |

## 6.4 Thermal Information

|                      |                                              | INA       | INA217   |      |  |  |
|----------------------|----------------------------------------------|-----------|----------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | P (PDIP) | UNIT |  |  |
|                      |                                              | 16 PINS   | 8 PINS   |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 64.3      | 46.2     | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 24.9      | 34.5     | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 29.4      | 23.5     | °C/W |  |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 3.3       | 11.7     | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 28.8      | 23.3     | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A       | N/A      | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: INA217

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current limited to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics: $V_s = \pm 15 \text{ V}$

|                                         | ADAMETER                 | TEST CONDITIONS                                 |          | $T_A = 25^{\circ}C$ |              | UNIT               |
|-----------------------------------------|--------------------------|-------------------------------------------------|----------|---------------------|--------------|--------------------|
| PARAMETER  GAIN EQUATION <sup>(1)</sup> |                          | TEST CONDITIONS                                 | MIN      | MAX                 | UNII         |                    |
|                                         |                          |                                                 |          | $G = 1 + 10k/R_G$   |              |                    |
| Range                                   |                          |                                                 |          | 1 to 10000          |              | V/V                |
|                                         | G = 1                    |                                                 |          | ±0.1%               | ±0.25%       |                    |
| Gain Error                              |                          |                                                 |          | ±0.2%               | ±0.7%        |                    |
| Gain Error                              | G = 100                  |                                                 |          | ±0.2%               |              |                    |
|                                         | G = 1000                 |                                                 |          | ±0.5%               |              |                    |
| GAIN TEMPE                              | RATURE DRIFT COEF        | FICIENT                                         |          |                     |              |                    |
|                                         | G = 1                    | $T_A = -40$ °C to 85°C                          |          | ±3                  | ±10          | ppm/°C             |
|                                         | G > 10                   | $T_A = -40$ °C to 85°C                          |          | ±40                 | ±100         | ppm/°C             |
| N. P. 74                                | G = 1                    |                                                 |          | ±0.0003             |              | % of FS            |
| Nonlinearity                            | G = 100                  |                                                 |          | ±0.0006             |              | % of FS            |
| INPUT STAGE                             | NOISE                    | 1                                               | Ш        |                     |              |                    |
|                                         | f <sub>O</sub> = 1 kHz   | $R_{SOURCE} = 0 \Omega$                         |          | 1.3                 |              | nV/√ <del>Hz</del> |
| Voltage Noise                           |                          |                                                 |          | 1.5                 |              | nV/√ <del>Hz</del> |
|                                         | f <sub>O</sub> = 10 Hz   |                                                 |          | 3.5                 |              | nV/√ <del>Hz</del> |
| Current Noise,                          |                          |                                                 |          | 0.8                 |              | pA/√Hz             |
| OUTPUT STA                              |                          |                                                 | 1        |                     |              | <u> </u>           |
| Voltage Noise                           | , f <sub>O</sub> = 1 kHz |                                                 |          | 90                  |              | nV/√Hz             |
| INPUT OFFSE                             |                          |                                                 | 1        |                     |              |                    |
| Input Offset Vo                         | oltage                   | $V_{CM} = V_{OUT} = 0 V$                        |          | 50 + 2000/G         | 250 + 5000/G | μV                 |
| <u>'</u>                                | vs Temperature           | $T_A = -40$ °C to 85°C                          |          | 1 + 20/G            |              | μV/°C              |
|                                         | vs Power Supply          | V <sub>S</sub> = ±4.5 V to ±18 V                |          | 1 + 50/G            | 3 + 200/G    | μV/V               |
| INPUT VOLTA                             |                          |                                                 |          |                     |              |                    |
|                                         |                          | $V_{IN} + - V_{IN} - = 0V$                      | (V+) - 4 | (V+) - 3            |              | V                  |
| Common-Mod                              | e Voltage Range          | $V_{IN} + -V_{IN} - = 0V$                       | (V-) + 4 | (V-) + 3            |              | V                  |
| Common-                                 | G = 1                    | $V_{CM} = \pm 11 \text{ V}, R_{SRC} = 0 \Omega$ | 70       | 80                  |              | dB                 |
| Mode<br>Rejection                       | G = 100                  |                                                 | 100      | 116                 |              | dB                 |
| INPUT BIAS (                            | TIDDENT                  |                                                 |          |                     |              |                    |
| Initial Bias Cur                        |                          |                                                 |          | 2                   | 12           | ^                  |
| IIIIIai Dias Cui                        |                          | T = 40°C to 95°C                                |          | 10                  | 12           | μA<br>nA/°C        |
| Initial Offset C                        | vs Temperature           | $T_A = -40$ °C to 85°C                          |          |                     | 1            |                    |
| miliai Olisei C                         |                          | T <sub>A</sub> = -40°C to 85°C                  |          | 0.1                 | 1            | μA                 |
| INDUT IMPED                             | vs Temperature           | T <sub>A</sub> = -40°C to 85°C                  |          | 0.5                 |              | nA/°C              |
| INPUT IMPED                             | ANCE                     | Differential                                    |          | 60 11 2             |              | MOUSE              |
|                                         |                          | Differential Common-Mode                        |          | 60    2             |              | MΩ    pF           |
|                                         | CDONCE                   | Common-wode                                     |          | 60    2             |              | MΩ    pF           |
| DYNAMIC RE                              |                          |                                                 |          |                     |              |                    |
| danawiath, Sn                           | nall Signal, –3d B       |                                                 |          | 0.4                 |              | N A1 !-            |
|                                         | G = 1                    |                                                 |          | 3.4                 |              | MHz                |
| Class Data                              | G = 100                  |                                                 |          | 800                 |              | kHz                |
| Slew Rate                               | 4111-                    | 0 400                                           |          | 15                  |              | V/µs               |
| THD+Noise, f                            |                          | G = 100                                         |          | 0.004%              |              |                    |
| Settling Time                           | 0.1%                     | G = 100, 10V Step                               |          | 2                   |              | μs                 |
|                                         | 0.01%                    | G = 100, 10V Step                               |          | 3.5                 |              | μs                 |
| Overload Reco                           | overy                    | 50% Overdrive                                   |          | 1                   |              | μs                 |

(1) Gain accuracy is a function of external  $R_{\mbox{\scriptsize G}}$ .



# Electrical Characteristics: $V_S = \pm 15 \text{ V}$ (continued)

 $\underline{T}_{A}$  = 25°C,  $R_{L}$  = 2 k $\Omega,~V_{S}$  = ±15 V, unless otherwise noted.

| DADAMETED                  | TEST COMPITIONS       |                      | T <sub>A</sub> = 25°C    |     | LINUT  |  |
|----------------------------|-----------------------|----------------------|--------------------------|-----|--------|--|
| PARAMETER                  | TEST CONDITIONS       | MIN                  | TYP                      | MAX | UNIT   |  |
| OUTPUT                     |                       |                      |                          |     |        |  |
| Voltage                    | R <sub>L</sub> to GND | (V+) - 2<br>(V-) + 2 | (V+) - 1.8<br>(V-) + 1.8 |     | V<br>V |  |
| Load Capacitance Stability |                       |                      | 1000                     |     | pF     |  |
| Short Circuit Current      | Continuous-to-Common  |                      | ±60                      |     | mA     |  |
| POWER SUPPLY               |                       |                      |                          |     |        |  |
| Rated Voltage              |                       |                      | ±15                      |     | V      |  |
| Voltage Range              |                       | ±4.5                 |                          | ±18 | V      |  |
| Current, Quiescent         | $I_O = 0 \text{ mA}$  |                      | ±10                      | ±12 | mA     |  |
| TEMPERATURE RANGE          |                       |                      |                          |     |        |  |
| Specification              |                       | -40                  |                          | 85  | °C     |  |
| Operating                  |                       | -40                  | _                        | 125 | °C     |  |

Product Folder Links: INA217

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics

At  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 2$  k $\Omega$ , unless otherwise noted.





## **Typical Characteristics (continued)**

At  $T_A$  = 25°C,  $V_S$  = ±15 V,  $R_L$  = 2 k $\Omega$ , unless otherwise noted.





Figure 7. Output Voltage Swing vs Output Current

Figure 8. Settling Time vs Gain





Figure 9. Small-Signal Transient Response

Figure 10. Small-Signal Transient Response





Figure 11. Large-Signal Transient Response

Figure 12. Large-Signal Transient Response



## 7 Detailed Description

#### 7.1 Overview

The INA217 is a classical three-amp instrumentation amplifier designed for audio applications. Featuring low noise and low distortion the INA217 is ideally suited for amplifying low level audio signals. With a wide supply voltage, wide output voltage swing, and high output current drive the INA217 is also ideally suited for processing high level audio signals. Specified from –40°C to 85°C the INA217 is well suited for industrial applications.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Basic Connections

Figure 13 shows the basic connections required for operation. Power supplies should be bypassed with  $0.1-\mu F$  tantalum capacitors near the device pins. The output Reference (pin 5) should be a low-impedance connection. Resistance of a few  $\Omega$ s in series with this connection will degrade the common-mode rejection of the INA217.



## Feature Description (continued)



Figure 13. Basic Circuit Connections

#### 7.3.2 Gain-Set Resistor

Gain is set with an external resistor,  $R_G$ , as shown in Figure 13. The two internal 5-k $\Omega$  feedback resistors are laser-trimmed to 5-k $\Omega$  within approximately ±0.2%. Equation 1 shows the gain equation for the INA217.

$$G = 1 + \frac{10\ 000}{R_G} \tag{1}$$

The temperature coefficient of the internal 5-kΩ resistors is approximately ±25 ppm/°C. Accuracy and TCR of the external R<sub>G</sub> will also contribute to gain error and temperature drift. These effects can be inferred from the gain equation. Make a short, direct connection to the gain set resistor, R<sub>G</sub>. Avoid running output signals near these sensitive input nodes.

## 7.3.3 Noise Performance

The INA217 provides very low noise with low-source impedance. Its 1.3-nV/M √Hz voltage noise delivers neartheoretical noise performance with a source impedance of 200 Ω. The input stage design used to achieve this low noise results in relatively high input bias current and input bias current noise. As a result, the INA217 may not provide the best noise performance with a source impedance greater than 10 k $\Omega$ . For source impedance greater than 10 k $\Omega$ , other instrumentation amplifiers may provide improved noise performance.

## 7.3.4 Input Considerations

Very low source impedance (less than 10  $\Omega$ ) can cause the INA217 to oscillate. This depends on circuit layout, signal source, and input cable characteristics. An input network consisting of a small inductor and resistor, as shown in Figure 14, can greatly reduce any tendency to oscillate. This is especially useful if a variety of input sources are to be connected to the INA217. Although not shown in other figures, this network can be used as needed with all applications shown.

Copyright © 2002-2015, Texas Instruments Incorporated

## **Feature Description (continued)**



Figure 14. Input Stabilization Network

## 7.3.5 Offset Voltage Trim

A variable voltage applied to pin 5, as shown in Figure 15, can be used to adjust the output offset voltage. A voltage applied to pin 5 is summed with the output signal. An operational amplifier connected as a buffer is used to provide a low impedance at pin 5 to assure good common-mode rejection.



Figure 15. Offset Voltage Adjustment Circuit

## 7.4 Device Functional Modes

The INA217 has a single functional mode of operation. The mode is operational when the power supply voltage exceeds ±4.5 V. The maximum power supply voltage is ±18 V. The INA217 is specified over the temperature range from –40°C to 85°C and is operational to 125°C.



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The INA217 is used in professional audio equipment such as professional microphone preamps, moving-coil transducer amplifiers, differential receivers, and bridge transducer amplifiers.

## 8.2 Typical Application

Figure 16 shows a typical circuit for a professional microphone input amplifier.



Figure 16. Phantom-Powered Microphone Preamplifier

#### 8.2.1 Design Requirements

- 48-V, Phantom powered, remotely located microphone
- Circuitry operates from ±15-V power supplies
- Low distortion and noise over the audio frequency band
- Gain range from to 20 db to 60 db

## 8.2.2 Detailed Design Procedure

R<sub>1</sub> and R<sub>2</sub> provide a current path for conventional 48-V phantom power source for a remotely located microphone. An optional switch allows phantom power to be disabled. C<sub>1</sub> and C<sub>2</sub> block the phantom power voltage from the INA217 input circuitry. Non-polarized capacitors should be used for C<sub>1</sub> and C<sub>2</sub> if phantom power is to be disabled. For additional input protection against ESD and hot-plugging, four IN4148 diodes may be connected from the input to supply lines.

Copyright © 2002-2015, Texas Instruments Incorporated



## **Typical Application (continued)**

 $R_4$  and  $R_5$  provide a path for input bias current of the INA217. Input offset current (typically 100 nA) creates a DC differential input voltage that will produce an output offset voltage. This is generally the dominant source of output offset voltage in this application. With a maximum gain of 1000 (60 dB), the output offset voltage can be several volts. This may be entirely acceptable if the output is AC-coupled into the subsequent stage. An alternate technique is shown in Figure 16. An inexpensive FET-input operational amplifier in a feedback loop drives the DC output voltage to 0 V. A2 is not in the audio signal path and does not affect signal quality.

Gain is set with a variable resistor,  $R_7$ , in series with  $R_6$ .  $R_6$  determines the maximum gain. The total resistance,  $R_6$  + R7, determines the lowest gain. A special reverse-log taper potentiometer for  $R_7$  can be used to create a linear change (in dB) with rotation.

## 8.2.3 Application Curve



Figure 17. THD + Noise for the Phantom Powered Microphone Circuit

## 9 Power Supply Recommendations

The INA217 is specified for operation from ±4.5 V to ±18 V; many specifications apply from –40°C to 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.



## 10 Layout

## 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground
  planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically
  separate digital and analog grounds paying attention to the flow of the ground current. For more detailed
  information, see Circuit Board Layout Techniques, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- TI recommends cleaning the PCB following board assembly for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the
  plastic package. Following any aqueous PCB cleaning process, TI recommends baking the PCB
  assembly to remove moisture introduced into the device packaging during the cleaning process. A low
  temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

#### 10.2 Layout Example



Figure 18. INA217 Layout Example



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 TINA-TI™ (Free Software Download)

TINA<sup>TM</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic guick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

## 11.1.1.2 TI Precision Designs

TI Precision Designs are available online at <a href="http://www.ti.com/ww/en/analog/precision-designs">http://www.ti.com/ww/en/analog/precision-designs</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

## 11.1.1.3 WEBENCH® Filter Designer

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Circuit Board Layout Techniques, SLOA089.
- Shelf-Life Evaluation of Lead-Free Component Finishes, SZZA046.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.



#### 11.4 Trademarks

TINA-TI, E2E are trademarks of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: INA217





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | 4.070.45 | 2010         |                    |      |                | 5 110 0 0    | (6)                           |                     |              |                         |         |
| INA217AIDWR      | ACTIVE   | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | INA217                  | Samples |
| INA217AIDWT      | ACTIVE   | SOIC         | DW                 | 16   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | INA217                  | Samples |
|                  |          |              |                    |      |                |              |                               |                     |              |                         | bumpies |
| INA217AIP        | ACTIVE   | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | INA217                  | Samples |
| INA217AIPG4      | ACTIVE   | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | INA217                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 30-Dec-2020

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA217AIDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| INA217AIDWT | SOIC            | DW                 | 16 | 250  | 180.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 30-Dec-2020



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA217AIDWR | SOIC         | DW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| INA217AIDWT | SOIC         | DW              | 16   | 250  | 210.0       | 185.0      | 35.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated