# AMC3301 具有集成直流/直流转换器的精密、±250mV输入、增强型隔离放大 器 # 1 特性 - 3.3V 或 5V 单电源,具有集成直流/直流转换器 - ±250mV 线性输入电压范围,针对使用分流电阻器 测量电流进行了优化 - 固定增益:8.2 - 低直流误差: - 输入失调电压: ±0.15mV(最大值) - 输入温漂±1μV/°C(最大值) - 增益误差:±0.2%(最大值) - 增益误差漂移: ±40ppm/°C(最大值) - 非线性度: ±0.04%(最大值) - 高 CMTI: 85kV/µs(最小值) - 系统级诊断功能 - 安全相关认证: - 符合 DIN VDE V 0884-11 标准的 6000V<sub>1PK</sub>2 增强型隔离 - 符合 UL1577 标准且长达 1 分钟的 4250V<sub>1RMS</sub>2 隔离 - 符合 CISPR-11 和 CISPR-25 EMI 标准 #### 2 应用 - 可用于以下应用的隔离式电压感应: - 电机驱动器 - 光电逆变器 - 电力输送系统 - 电表 - 保护继电器 ## 3 说明 AMC3301 是一款具有完全集成的隔离式直流/直流转换 器的精密隔离式放大器,能实现器件低侧的单电源运 行。该增强型电容隔离层通过了 VDE V 0884-11 和 UL1577 标准认证,将以不同共模电压电平运行的系统 各部分隔开,并保护低压域免受损坏。 AMC3301 的输入经过优化,可直接连接至分流电阻器 或其他低电压电平信号源。集成式隔离直流/直流转换 器可实现分流器和 AMC3301 的灵活布置,并使该器件 成为空间受限应用的独特解决方案。 该器件具有出色的性能,可支持精确的电流监测和控 制,这一特性对于在电机控制应用中实现低扭矩纹波非 常重要。AMC3301 的集成直流/直流转换器故障检测和 诊断输出引脚可简化系统级设计和诊断。 AMC3301 的额定工业工作温度范围为 -40°C 至 +125°C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |---------|-----------|------------------| | AMC3301 | SOIC (16) | 10.30mm × 7.50mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 # **Table of Contents** | 1 特性 | 1 | 7.2 Functional Block Diagram | 18 | |----------------------------------------|----|---------------------------------------------------|---------| | 2 应用 | | 7.3 Feature Description | 18 | | | | 7.4 Device Functional Modes | 22 | | 4 Revision History | | 8 Application and Implementation | 22 | | 5 Pin Configuration and Functions | | 8.1 Application Information | 22 | | Pin Functions | | 8.2 Typical Application | 23 | | 3 Specifications | | 8.3 What to Do and What Not to Do | 26 | | 6.1 Absolute Maximum Ratings | | 9 Power Supply Recommendations | 26 | | 6.2 ESD Ratings | | 10 Layout | 28 | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | 28 | | 6.4 Thermal Information | | 10.2 Layout Example | 28 | | 6.5 Power Ratings | | 11 Device and Documentation Support | 29 | | 6.6 Insulation Specifications | | 11.1 Device Support | 29 | | 6.7 Safety-Related Certifications | | 11.2 Documentation Support | 29 | | 6.8 Safety Limiting Values | | 11.3 Receiving Notification of Documentation Upda | ites 29 | | 6.9 Electrical Characteristics | | 11.4 Support Resources | 29 | | 6.10 Switching Characteristics | | 11.5 Trademarks | 29 | | 6.11 Timing Diagram | | 11.6 Electrostatic Discharge Caution | 29 | | 6.12 Insulation Characteristics Curves | | 11.7 Glossary | 29 | | 6.13 Typical Characteristics | | 12 Mechanical, Packaging, and Orderable | | | 7 Detailed Description | 18 | Information | 29 | | 7.1 Overview | 18 | | | | | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | C | hanges from R | evision * (A | ugust 2 | 019) to Rev | ision A (July 2020) | Page | |---|---------------|--------------|---------|-------------|---------------------|------| | • | 将文档状态从 | "预告信息" | 更改为 | "生产数据" | | 1 | # **5 Pin Configuration and Functions** 图 5-1. DWE Package, 16-Pin SOIC, Top View ## **Pin Functions** | | PIN | TYPE | DESCRIPTION | | | |----------|-----------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. NAME | | ITPE | DESCRIPTION | | | | 1 | DCDC_OUT | Power | High-side output of the isolated DC/DC converter; connect this pin to the HLDO_IN pin. <sup>(1)</sup> | | | | 2 | DCDC_HGND | Power | High-side ground reference for the isolated DC/DC converter; connect this pin to the HGND pin. | | | | 3 | HLDO_IN | Power | Input of the high-side low-dropout (LDO) regulator; connect this pin to the DCDC_OUT pin <sup>(1)</sup> | | | | 4 | NC | _ | No internal connection; connect this pin to HGND or leave this pin unconnected (floating). | | | | 5 | HLDO_OUT | HLDO_OUT Power Output of the high-side LDO. <sup>(1)</sup> | | | | | 6 | INP | Input | Noninverting analog input. Either INP or INN must have a DC current path to HGND to define the common-mode input voltage. See 节 10 for details. | | | | 7 | INN | Input | Inverting analog input. Either INP or INN must have a DC current path to HGND to define the common-mode input voltage. See † 10 for details. | | | | 8 | HGND | Analog | High-side analog ground; connect this pin to the DCDC_HGND pin. | | | | 9 | GND | Analog | Low-side analog ground; connect this pin to the DCDC_GND pin. | | | | 10 | OUTN | Output | Inverting analog output. | | | | 11 | OUTP | Output | Noninverting analog output. | | | | 12 | VDD | Power | Low-side power supply. <sup>(1)</sup> | | | | 13 | LDO_OUT | Power | Output of the primary-side LDO; connect this pin to the DCDC_IN pin. <sup>(1)</sup> | | | | 14 | DIAG | Output | Active-low, open-drain status indicator output; connect this pin to the pullup supply (for example, VDD) using a resistor or leave this pin floating if not used. | | | | 15 | DCDC_GND | Power | Low-side ground reference for the isolated DC/DC converter; connect this pin to the GND pin. | | | | 16 | DCDC_IN | Power | Primary-side input of the isolated DC/DC converter; connect this pin to the LDO_OUT pin. <sup>(1)</sup> | | | <sup>(1)</sup> See 节 9 for power-supply decoupling recommendations. # **6 Specifications** # **6.1 Absolute Maximum Ratings** see (1) | | | MIN | MAX | UNIT | |------------------------|---------------------------------------------------------------------------------------------------|-----------|----------------------------|------| | Power-supply voltage | VDD to GND | - 0.3 | 6.5 | V | | Analog input voltage | INP, INN | HGND - 6 | V <sub>HLDOout</sub> + 0.5 | V | | Analog output voltage | OUTP, OUTN | GND - 0.5 | VDD + 0.5 | V | | Digital output voltage | DIAG | GND - 0.5 | 5.5 | V | | Input current | Continuous, any pin except power-supply pins | - 10 | 10 | mA | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | remperature | OUTP, OUTN GND - 0.5 VDD - DIAG GND - 0.5 Continuous, any pin except power-supply pins - 10 | 150 | J | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under # 6.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JESD22-C101 (2) | ±1000 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------------|---------------------------------------------------|-------------------------------------------------------|--------|------|---------------|------| | POWER | SUPPLY | | | | • | | | VDD | Low-side power supply | VDD to GND | 3 | 3.3 | 5.5 | V | | ANALOG | SINPUT | | | | ' | | | V <sub>Clipping</sub> | Differential input voltage before clipping output | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>INN</sub> | | ±320 | | mV | | V <sub>FSR</sub> | Specified linear differential full-scale voltage | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>INN</sub> | - 250 | | 250 | mV | | | Absolute common-mode input voltage (1) | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | - 2 | | $V_{HLDOout}$ | V | | V <sub>CM</sub> | Operating common-mode input voltage | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | - 0.16 | | 1 | V | | TEMPER | ATURE RANGE | | | | ' | | | T <sub>A</sub> | Specified ambient temperature | | - 40 | | 125 | °C | <sup>(1)</sup> Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in #6.1. Product Folder Links: AMC3301 # **6.4 Thermal Information** | | | AMC3301 | | |------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|------| | | Junction-to-ambient thermal resistance Junction-to-case (top) thermal resistance Junction-to-board thermal resistance | DWE (SOIC) | UNIT | | | | 16 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 73.5 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 31 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 44 | °C/W | | $Y_{JT}$ | Junction-to-top characterization parameter | 16.7 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 42.8 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **6.5 Power Ratings** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|---------------------------|-----------------|-----|-----|-----|-------| | D. | Maximum power dissipation | VDD = 5.5 V | | | 231 | mW | | P <sub>D</sub> | | VDD = 3.6 V | | | 151 | 11144 | ### 6.6 Insulation Specifications over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | GENER | AL | | | | | CLR | External clearance (1) | Shortest pin-to-pin distance through air | ≥ 8 | mm | | CPG | External creepage (1) | Shortest pin-to-pin distance across the package surface | ≥ 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance - capacitive signal isolation) | ≥ 8<br>≥ 8<br>≥ 21 | | | ווט | Distance through the insulatio | Minimum internal gap (internal clearance - transformer power isolation) | | — μm | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | ≥ 600 | V | | | Material group | According to IEC 60664-1 | I | | | | Overvoltage category | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | per IEC 60664-1 | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | DIN VDI | E V 0884-11 (VDE V 0884-11): 2 | 017-01 <sup>(2)</sup> | | _ | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | At AC voltage (bipolar) | 1700 | V <sub>PK</sub> | | V <sub>IOWM</sub> | Maximum-rated isolation | At AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test | 1200 | V <sub>RMS</sub> | | | working voltage | At DC voltage | 1700 | V <sub>DC</sub> | | V · | Maximum transient | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test) | 6000 | V <sub>PK</sub> | | VIOTM | isolation voltage | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test) | 7200 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 60065, 1.2/50-µs waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 10000 V <sub>PK</sub> (qualification) | 6250 | V <sub>PK</sub> | | | | Method a, after input/output safety test subgroup 2 / 3,<br>V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 60 s, V <sub>pd(m)</sub> = 1.2 × V <sub>IORM</sub> , t <sub>m</sub> = 10 s | ≤ 5 | | | $q_{pd}$ | Apparent charge <sup>(4)</sup> | Method a, after environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s | ≤ 5 | рС | | | | Method b1, at routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1 MHz | ~3.5 | pF | | | | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> | | $V_{IO}$ = 500 V at 100°C $\leqslant$ $T_A \leqslant$ 125°C | > 10 <sup>11</sup> | Ω | | | pat to salpat | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL1577 | | | | | | V <sub>ISO</sub> | Distance through the insulation Minimum internal gap (internal clearance - transformer power isolation) ≥ 120 | | V <sub>RMS</sub> | | <sup>(1)</sup> Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier are tied together, creating a two-pin device. Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated <sup>(2)</sup> This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings must be ensured by means of suitable protective circuits. <sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. ### 6.7 Safety-Related Certifications | VDE | UL | |----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Certified according to DIN VDE V 0884-11 (VDE V 0884-11): 2017-01, DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08, and DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs | | Reinforced insulation | Single protection | | Certificate number: 40040142 | Certificate planned | ## 6.8 Safety Limiting Values Safety limiting <sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure ofthe I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheatthe die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|-------------------------------------------------------------------------------------------|-----|-----|------|------| | | Safety input, output, or supply current | $R_{\theta JA} = 73.5$ °C/W, VDD = 5.5 V, $T_{J} = 150$ °C, $T_{A} = 25$ °C | | | 309 | mΛ | | Is | Salety Input, output, or supply current | $R_{\theta JA} = 73.5^{\circ}C/W, VDD = 3.6 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 472 | mA | | Ps | Safety input, output, or total power | R <sub> 0</sub> JA = 73.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 1700 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | <sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{0 \text{ JA}}$ , in the #6.4 table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: ### **6.9 Electrical Characteristics** minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C, VDD = 3.0 V to 5.5 V, INP = -250 mV to +250 mV, INN = HGND = 0 V, and the external components listed in the *Typical Application* section; typical specifications are at $T_A = 25^{\circ}\text{C}$ , and VDD = 3.3 V (unless otherwise noted) | | PARAMETER | PARAMETER TEST CONDITIONS | | | | | | |-------------------|--------------------------------|--------------------------------------------------------|------|------|------|-------|--| | ANALOG | SINPUT | | | | ' | | | | R <sub>IN</sub> | Single-ended input resistance | INN = HGND | | 19 | | kΩ | | | R <sub>IND</sub> | Differential input resistance | | | 22 | | V 75 | | | I <sub>IB</sub> | Input bias current | $INP = INN = HGND; I_{IB} = (I_{IBP} + I_{IBN}) / 2$ | - 41 | - 30 | - 24 | μA | | | TCI <sub>IB</sub> | Input bias current drift | | | 0.8 | | nA/°C | | | I <sub>IO</sub> | Input offset current | I <sub>IO</sub> = I <sub>IBP</sub> - I <sub>IBN</sub> | | 1.4 | | nA | | | C <sub>IN</sub> | Single-ended input capacitance | INN = HGND, f <sub>IN</sub> = 275 kHz | | 2 | | pF | | | C <sub>IND</sub> | Differential input capacitance | f <sub>IN</sub> = 275 kHz | | 1 | | þΓ | | $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum junction temperature. $P_S = I_S \times VDD_{max}$ , where $VDD_{max}$ is the maximum low-side voltage. minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C, VDD = 3.0 V to 5.5 V, INP = -250 mV to +250 mV, INN = HGND = 0 V, and the external components listed in the *Typical Application* section; typical specifications are at $T_A = 25^{\circ}\text{C}$ , and VDD = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------|---------------|---------|-------|---------------|--| | ANALOG | OUTPUT | | | | | | | | | Nominal gain | | | 8.2 | | | | | $V_{CMout}$ | Common-mode output voltage | | 1.39 | 1.44 | 1.49 | V | | | V <sub>CLIPout</sub> | Clipping differential output voltage | $V_{OUT} = (V_{OUTP}-V_{OUTN}); V_{IN} = V_{INP}-V_{INN} $<br>> $V_{Clipping}$ | | ±2.49 | | V | | | V <sub>Failsafe</sub> | Failsafe differential output voltage | $V_{OUT}$ = ( $V_{OUTP}$ - $V_{OUTN}$ ); $V_{DCDCout} \le V_{DCDCUV}$ , or $V_{HLDOout} \le V_{HLDOUV}$ | | - 2.57 | -2.5 | ٧ | | | BW <sub>OUT</sub> | Output bandwidth | | 250 | 334 | | kHz | | | R <sub>OUT</sub> | Output resistance | On OUTP or OUTN | | 0.2 | | Ω | | | | Output short-circuit current | On OUTP or OUTN, sourcing or sinking,<br>INP = INN = HGND, outputs shorted to<br>either GND or VDD | | 14 | | mA | | | CMTI | Common-mode transient immunity | HGND - GND = 2 kV | 85 | 135 | | kV/μs | | | ACCURA | ACY | | | | | | | | E <sub>G</sub> | Gain error <sup>(1)</sup> | T <sub>A</sub> = 25°C | - 0.2% | ±0.04% | 0.2% | | | | TCE <sub>G</sub> | Gain error drift <sup>(1)</sup> | | - 40 | ±6 | 40 | ppm/°C | | | Vos | Input offset voltage (1) | T <sub>A</sub> = 25°C, INP = INN = HGND | - 0.15 | ±0.02 | 0.15 | mV | | | TCV <sub>OS</sub> | Input offset drift (1) | | - 1 | ±0.15 | 1 | uV/°C | | | | Nonlinearity (1) | | - 0.04% | ±0.002% | 0.04% | | | | | Nonlinearity drift <sup>(1)</sup> | | | 0.9 | | ppm/°C | | | SNR | Signal-to-noise ratio | $V_{IN} = 0.5 V_{PP}$ , $f_{IN} = 1 \text{ kHz}$ , BW = 10 kHz, 10 kHz filter | 80 | 85 | | dB | | | SINIX | Signal-to-noise ratio | $V_{\text{IN}}$ = 0.5 $V_{\text{PP}}$ , $f_{\text{IN}}$ = 10 kHz,<br>BW = 100 kHz, 1 MHz filter | 67 | 71 | | uБ | | | THD | Total harmonic distortion | $V_{IN} = 0.5 \text{ Vpp, } f_{IN} = 10 \text{ kHz,}$ BW = 100 kHz | | - 85 | | dB | | | | Output noise | INP = INN = HGND, f <sub>IN</sub> = 0 Hz,<br>BW = 100 kHz | | 300 | | $\mu V_{RMS}$ | | | CMRR | Common-mode rejection ratio | $f_{IN}$ = 0 Hz, $V_{CM min} \leqslant V_{CM} \leqslant V_{CM max}$ | | - 97 | | dB | | | Civilata | Common-mode rejection ratio | $f_{IN}$ = 10 kHz, $V_{CM \; min} \leqslant V_{CM} \leqslant V_{CM \; max}$ | - 98 | | | uБ | | | | | VDD from 3.0 V to 5.5 V, at dc, input referred | - 109<br>- 98 | | | | | | PSRR | Power-supply rejection ratio | INP = INN = HGND, VDD from 3.0 V to 5.5 V, 10 kHz / 100 mV ripple, input referred | | | | dB | | minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C, VDD = 3.0 V to 5.5 V, INP = -250 mV to +250 mV, INN = HGND = 0 V, and the external components listed in the *Typical Application* section; typical specifications are at $T_A = 25^{\circ}\text{C}$ , and VDD = 3.3 V (unless otherwise noted) | | PARAMETER | ER TEST CONDITIONS | | | | UNIT | | | | | | | |----------------------|---------------------------------------------------------------|----------------------------------------------------------|-----|------|------|------|--|--|--|--|--|--| | POWER SUPPLY | | | | | | | | | | | | | | IDD | Low side cumply current | no external load on HLDO | | 27.5 | 40 | mA | | | | | | | | טטו | Low-side supply current | 1 mA external load on HLDO | | 29.5 | 42 | ША | | | | | | | | V <sub>DCDCout</sub> | DCDC output voltage | DCDCout to HGND | 3.1 | 3.5 | 4.65 | V | | | | | | | | V <sub>DCDCUV</sub> | DCDC output undervoltage detection threshold voltage | DCDC output falling | 2.1 | 2.25 | | V | | | | | | | | V <sub>HLDOout</sub> | High-side LDO output voltage | HLDO to HGND, up to 1 mA external load | 3 | 3.2 | 3.4 | V | | | | | | | | V <sub>HLDOUV</sub> | High-side LDO output undervoltage detection threshold voltage | HLDO output falling | 2.4 | 2.6 | | V | | | | | | | | I <sub>H</sub> | High-side supply current for auxiliary circuitry | Load connected from HLDOout to HGND, non-switching | | | 1 | mA | | | | | | | | t <sub>AS</sub> | Analog settling time | VDD step to 3.0 V, to OUTP and OUTN valid, 0.1% settling | | 0.9 | 1.4 | ms | | | | | | | <sup>(1)</sup> The typical value includes one standard deviation ("sigma") at nominal operating conditions. # **6.10 Switching Characteristics** over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------------------------------------------------|-------------------|-----|-----|-----|------| | t <sub>r</sub> | Output signal rise time | | | 1.3 | | μs | | t <sub>f</sub> | Output signal fall time | | | 1.3 | | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 10%) | Unfiltered output | | 1 | 1.5 | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 50%) | Unfiltered output | | 1.6 | 2.1 | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 90%) | Unfiltered output | | 2.5 | 3 | μs | # 6.11 Timing Diagram 图 6-1. Rise, Fall, and Delay Time Waveforms ## **6.12 Insulation Characteristics Curves** 图 6-2. Thermal Derating Curve for Safety-Limiting Current per VDE 图 6-3. Thermal Derating Curve for Safety-Limiting Power per VDE $T_A$ up to 150°C, stress-voltage frequency = 60 Hz, isolation working voltage = 1000 $V_{RMS}\!$ , operating lifetime = 1184 years 图 6-4. Reinforced Isolation Capacitor Lifetime Projection # **6.13 Typical Characteristics** at VDD = 3.3 V, INP = -250 mV to 250 mV, INN = HGND = 0 V, and $f_{IN}$ = 10 kHz (unless otherwise noted) 图 6-7. Input Offset Voltage vs Temperature 图 6-8. Input Offset Drift Histogram 图 6-9. Common-Mode Rejection Ratio vs Input Frequency 图 6-10. Common-Mode Rejection Ratio vs Temperature 图 6-11. Input Bias Current vs Common-Mode Input Voltage 图 6-12. Input Bias Current vs Supply Voltage 图 6-13. Input Bias Current vs Temperature 图 6-14. Normalized Gain vs Input Frequency 图 6-15. Output Phase vs Input Frequency 图 6-16. Gain Error Histogram 图 6-17. Gain Error vs Supply Voltage 图 6-19. Gain Error Drift Histogram 图 6-20. Output Voltage vs Input Voltage 图 6-21. Nonlinearity vs Input Voltage 图 6-22. Nonlinearity vs Supply Voltage 图 6-29. Input-Referred Noise Density vs Frequency 图 6-31. Output Rise and Fall time vs Supply Voltage 图 6-32. Output Rise and Fall Time vs Temperature 图 6-33. $V_{\text{IN}}$ to $V_{\text{OUT}}$ Signal Delay vs Supply Voltage 图 6-34. V<sub>IN</sub> to V<sub>OUT</sub> Signal Delay vs Temperature # 7 Detailed Description #### 7.1 Overview The AMC3301 is a fully differential, precision, isolated amplifier with a fully integrated DC/DC converter that can supply the device from a single 3.3-V or 5-V voltage supply on the low-side. The input stage of the device consists of a fully differential amplifier that drives a second-order, delta-sigma ( $\Delta$ $\Sigma$ ) modulator. The modulator uses an internal voltage reference and clock generator to convert the analog input signal to a digital bitstream. The drivers (termed TX in $\dagger$ 7.2) transfer the output of the modulator across the isolation barrier that separates the high-side and low-side voltage domains. As shown in $\dagger$ 7.2, the received bitstream and clock are synchronized and processed by a fourth-order analog filter on the low-side and presented as a differential output of the device The signal path is isolated by a double capacitive silicon dioxide (SiO2) insuation barrier, whereas power isolation uses an on-chip transformer separated by a thin-film polymer as the insulating material. # 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Analog Input The differential amplifier input stage of the AMC3301 feeds a second-order, switched-capacitor, feed-forward $\Delta \Sigma$ modulator. The gain of the differential amplifier is set by internal precision resistors to a factor of 4 with a differential input impedance of 22 k $\Omega$ . The modulator converts the analog signal into a bitstream that is transferred over the isolation barrier, as described in $\dagger 7.3.2$ . There are two restrictions on the analog input signals (INP and INN). First, if the input voltage exceeds the range HGND - 6 V to HLDO\_OUT + 0.5 V, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turns on. In addition, the linearity and noise performance of the device are ensured only when the analog input voltage remains within the specified linear full-scale range (FSR) and within the specified common-mode input voltage range. Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated ## 7.3.2 Data Isolation Channel Signal Transmission The AMC3301 uses an on-off keying (OOK) modulation scheme to transmit the modulator output bitstream across the capacitive SiO<sub>2</sub>-based isolation barrier. 7-1 shows the block diagram of an isolation channel. The transmitter modulates the bitstream at TX IN with an internally generated, 480-MHz carrier and sends a burst across the isolation barrier to represent a digital *one* and sends a *no signal* to represent the digital *zero*. The receiver demodulates the signal after advanced signal conditioning and produces the output. The symmetrical design of each isolation channel improves the common-mode transient immunity (CMTI) performance and reduces the radiated emissions caused by the high-frequency carrier. 图 7-1. Block Diagram of a Data Isolation Channel ## 图 7-2 shows the concept of the OOK scheme. 图 7-2. OOK-Based Modulation Scheme #### 7.3.3 Analog Output The AMC3301 offers a differential analog output comprised of the OUTP and OUTN pins. For differential input voltages ( $V_{INP} - V_{INN}$ ) in the range from -250 mV to 250 mV, the device provides a linear response with a nominal gain of 8.2. For example, for a differential input voltage of 250 mV, the differential output voltage ( $V_{OUTP} - V_{OUTN}$ ) is 2.05 V. At zero input (INP shorted to INN), both pins output the same common-mode output voltage $V_{CMout}$ , as specified in the *Electrical Characteristics* table in $\ddagger 6$ . For absolute differential input voltages greater than 250 mV but less than 320 mV, the differential output voltage continues to increase in magnitude but with reduced linearity performance. The outputs saturate at a differential output voltage of $V_{CLIPout}$ as shown in 320 mV of the differential input voltage exceeds the $V_{Clipping}$ value. 图 7-3. AMC3301 Output Behavior The AMC3301 provides a fail-safe output that simplifies diagnostics on system level. The fail-safe output is active when the integrated DC/DC converter doesn't deliver the required supply voltage on the secondary side of the device. 7-4 and 7-5 illustrate the fail-safe output of the AMC3301 that is a negative differential output voltage value that does not occur under normal operating conditions. Use the maximum V<sub>FAILSAFE</sub> voltage specified in the *Electrical Characteristics* table in ↑ 6 as a reference value for the fail-safe detection on system level. 图 7-4. Typical Negative Clipping Output of the AMC3301 图 7-5. Typical Failsafe Output of the AMC3301 #### 7.3.4 Isolated DC/DC Converter The AMC3301 offers a fully integrated isolated DC/DC converter stage that includes following components illustrated in 节 7.2: - Low-dropout regulator (LDO) on the primary side to stabilize the supply voltage VDD that drives the primary side of the converter - · Primary full-bridge inverter and drivers - · Laminate-based, air-core transformer for high immunity to magnetic fields - Secondary full-bridge rectifier - Secondary LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path The DC/DC converter uses a spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronized to the operation of the $\Delta$ $\Sigma$ modulator to minimize the interference with data transmission and support the high analog performance of the device. The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3301 and can source up to $I_H$ of additional DC current for an optional auxiliary circuit such as an active filter, pre-amplifier or comparator. $I_H$ is specified in the *Electrical Characteristics* table in $\ddagger 6$ as a DC, non-switching current. #### 7.3.5 Diagnostic Output The open-drain DIAG pin can be monitored to confirm the device is operational, and the output voltage is valid. During power-up, the DIAG pin is actively held low until the high-side supply is in regulation and the device operates properly. During normal operation the DIAG pin is in high-impedance (HiZ) state and pulled high through an external pull-up resistor. The DIAG pin is actively pulled low if: - The low-side does not receive data from the high-side (for example, because of a loss of power on the high-side). The amplifier outputs are driven to negative full-scale. - The high-side DC/DC output voltage (DCDC\_OUT) or the high-side LDO output voltage (HLDO\_OUT) drop below their respective undervoltage detection thresholds (brown-out). In this case, the low-side may still receive data from the high-side but the data may not be valid. The amplifier outputs are driven to negative full-scale. During normal operation, the DIAG pin is in a high-impedance state. Connect the DIAG pin to a pullup supply through a resistor or leave open if not used. #### 7.4 Device Functional Modes The AMC3301 is operational when the power supply VDD is applied, as specified in the *Recommended Operating Conditions* table in 节 6. # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # **8.1 Application Information** The low input voltage range, low nonlinearity, and low temperature drift make the AMC3301 a high-performance solution for industrial applications where shunt-based current sensing with high common-mode voltage levels is required. The integrated isolated DC/DC converter offers additional flexibility for placement of the shunt and the AMC3301, enabling system layout optimization and smaller printed circuit board (PCB) size comparing to solutions based on discrete components. Submit Document Feedback Product Folder Links: AMC3301 ### 8.2 Typical Application Isolated amplifiers are widely used for shunt-based current measurements in high-voltage applications that must be isolated from a low-voltage domain. Typical applications are phase current measurements in motor and servo drives or solar inverters, or DC current measurements at the output of a power factor correction (PFC) stage or DC/DC converter. The AMC3301 integrates an isolated power supply for the high-voltage side and therefore is particularly easy to use in applications that do not have a high-side supply readily available or where a high-side supply is referenced to a different ground potential than the signal to be measured. ☑ 8-1 shows a simplified schematic using the AMC3301 to measure the phase current in the output stage of a solar inverter. At this location in the system, there is no supply readily available for powering the isolated amplifier. The integrated isolated power supply solves this problem and, together with its bipolar input voltage range, makes the AMC3301 ideally suited for AC current sensing. In this example, the AC line-voltage is sensed by the AMC3301 on the grid-side where there is also no suitable supply available for powering the isolated amplifier. The integrated power supply, high input impedance, and bipolar input voltage range of the AMC3301 makes the device ideally suited for grid-side AC voltage sensing applications. 图 8-1. The AMC3301 in a Solar Inverter Application #### 8.2.1 Design Requirements 表 8-1 lists the parameters for this typical application. Table 8-1. Design Requirements | PARAMETER | VALUE | |---------------------------------------------------------------------------|-------------------| | Supply voltage | 3.3 V or 5 V | | Voltage drop across the shunt for a linear response (V <sub>SHUNT</sub> ) | ±250 mV (maximum) | #### 8.2.2 Detailed Design Procedure The AMC3301 requires a single 3.3-V or 5-V supply on its low-side. The high-side supply is internally generated by an integrated DC/DC converter as explained in 节 7.3.4. The ground reference (HGND) is derived from the terminal of the shunt resistor that is connected to the negative input of the AMC3301 (INN). If a four-pin shunt is used, the inputs of the AMC3301 are connected to the inner leads and HGND is connected to one of the outer shunt leads. To minimize offset and improve accuracy, set the ground connection to a separate trace that connects directly to the shunt resistor rather than shorting HGND to INN directly at the input to the device. See † 10 for more details. ### 8.2.2.1 Shunt Resistor Sizing Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current: $V_{SHUNT} = I \times R_{SHUNT}$ . Consider the following two restrictions to choose the proper value of the shunt resistor, R<sub>SHUNT</sub>: - The voltage drop caused by the nominal current range must not exceed the recommended differential input voltage range: |V<sub>SHUNT</sub>| ≤ |V<sub>FSR</sub>| - The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes a clipping output: |V<sub>SHUNT</sub>| ≤ |V<sub>Clipping</sub>| #### 8.2.2.2 Input Filter Design TI recommends placing an RC filter in front of the isolated amplifier to improve signal-to-noise performance of the signal path. Design the input filter such that: - The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency (20 MHz) of the $\Delta \Sigma$ modulator - · The input bias current does not generate significant voltage drop across the DC impedance of the input filter - · The impedances measured from the analog inputs are equal For most applications the structure shown in \bigset{8} 8-2 achieves excellent performance. 图 8-2. Differential Input Filter For systems using single-ended input ADCs to convert the analog output voltage into digital, 8 8-3 shows an example of a TLV6001 based signal conversion and filter circuit. With R1 = R2 = R3 = R4, the output voltage equals ( $V_{OUTP} - V_{OUTN}$ ) + 0.5 × $V_{REF}$ . Tailor the bandwidth of this filter stage to the bandwidth requirement of the system and use NP0-type capacitors for best performance. For most applications, R1 = R2 = R3 = R4 = 10 k $\Omega$ and C1 = C2 = 1000 pF yields good performance. 图 8-3. Connecting the AMC3301 Output to a Single-Ended Input ADC For more information on the general procedure to design the filtering and driving stages of successive-approximation-register (SAR) ADCs, see 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide and 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide, available for download at www.ti.com. #### 8.2.3 Application Curve In frequency inverter applications, the power switches must be protected in case of an overcurrent condition. To allow for fast powering off of the system, a low delay caused by the isolated amplifier is required. 8 8-4 shows the typical full-scale step response of the AMC3301. Consider the delay of the required window comparator and the MCU to calculate the overall response time of the system. 图 8-4. Step Response of the AMC3301 ### 8.3 What to Do and What Not to Do Do not leave the analog inputs INP and INN of the AMC3301 unconnected (floating) when the device is powered up. If the device input is left floating, the input bias current may drive the inputs to a positive value that exceeds the operating common-mode input voltage and the output of the device is undetermined. Connect the high-side ground (HGND) to INN, either directly or through a resistive path. A DC current path between INN and HGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Electrical Characteristics* table in 节 6. For best accuracy, set the ground connection to a separate trace that connects directly to the shunt resistor rather than shorting HGND to INN directly at the input to the device. See 节 10 for more details. # 9 Power Supply Recommendations The AMC3301 is powered from the low-side power supply (VDD) with a nominal value of 3.3 V (or 5 V) $\pm$ 10%. TI recommends a low-ESR decoupling capacitor of 1 nF (C8 in $\boxed{8}$ 9-1) placed as close as possible to the VDD pin, followed by a 1- $\mu$ F capacitor (C9) to filter this power-supply path. The primary-side of the DC/DC converter is decoupled with a low-ESR 100-nF capacitor (C4) positioned close to the device between the DCDC\_IN and DCDC\_GND pins. Use a 1-µF capacitor (C2) to decouple the secondary side in addition to a low-ESR, 1-nF capacitor (C3) placed as close as possible to the device and connected to the DCDC\_OUT and DCDC\_HGND pins. For the secondary-side LDO, use low-ESR capacitors of 1-nF (C6), placed as close as possible to the AMC3301, followed by a 100-nF decoupling capacitor (C5). The ground reference for the secondary-side (HGND) is derived from the terminal of the shunt resistor which is connected to the negative input (INN) of the device. For best DC accuracy, use a separate trace to make this connection instead of shorting HGND to INN directly at the device input. The high-side DC/DC ground terminal (DCDC HGND) is shorted to HGND directly at the device pins. 图 9-1. Decoupling the AMC3301 Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated www.ti.com.cn Capacitors must provide adequate effective capacitance under the applicable DC bias conditions they experience in the application. Multilayer ceramic capacitors (MLCC) typically exhibit only a fraction of their nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection. 表 9-1 lists components suitable for use with the AMC3301. This list is not exhaustive. Other components may exist that are equally suitable (or better), however these listed components have been validated during the development of the AMC3301. **Table 9-1. Recommended External Components** | | DESCRIPTION | PART NUMBER | MANUFACTURER | SIZE (EIA, L x W) | |-------|-------------------------|----------------------|--------------|-----------------------| | VDD | | | | | | C8 | 1 nF ± 10%, X7R, 50 V | 12065C102KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | | C9 | 1 μF ± 10%, X7R, 25 V | 12063C105KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | | DC/DC | CONVERTER | | | | | C4 | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO | Kemet | 0603, 1.6 mm x 0.8 mm | | C3 | 1 nF ± 10%, X7R, 50 V | C0603C102K5RACTU | Kemet | 0603, 1.6 mm x 0.8 mm | | C2 | 1 μF ± 10%, X7R, 25 V | CGA3E1X7R1E105K080AC | TDK | 0603, 1.6 mm x 0.8 mm | | HLDO | | | | | | C1 | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO | Kemet | 0603, 1.6 mm x 0.8 mm | | C5 | 100 nF ± 5%, NP0, 50 V | C3216NP01H104J160AA | TDK | 1206, 3.2 mm x 1.6 mm | | C6 | 1 nF ± 10%, X7R, 50 V | 12065C102KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | # 10 Layout # 10.1 Layout Guidelines ☑ 10-1 shows a layout recommendation with the critical placement of the decoupling capacitors. The same component reference designators are used as in ☐ 9. Decoupling capacitors are placed as close as possible to the AMC3301 supply pins. For best performance, place the shunt resistor close to the INP and INN inputs of the AMC3301 and keep the layout of both connections symmetrical. To avoid causing errors in the measurement by the input bias currents of the AMC3301, connect the high-side ground pin (HGND) to the IIN-side of the shunt resistor. Use a separate trace in the layout to make this connection to maintain equal currents in the IIN and INP traces. ### 10.2 Layout Example 图 10-1. Recommended Layout of the AMC3301 # 11 Device and Documentation Support ### 11.1 Device Support #### 11.1.1 Device Nomenclature Texas Instruments, Isolation Glossary ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report - Texas Instruments, AMC3330 Precision, ±1-V Input, Reinforced Isolated Amplifier data sheet - Texas Instruments, TLV600x Low-Power, Rail-to-Rail In/Out, 1-MHz Operational Amplifier for Cost-Sensitive Systems data sheet - Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide - Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide # 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 Glossary This glossary lists and explains terms, acronyms, and definitions. #### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将独自承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于开发本资源所述的使用 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (http://www.ti.com/legal/termsofsale.html) 或 TI.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, 德州仪器 (TI) 公司 # PACKAGE OPTION ADDENDUM 17-Sep-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | AMC3301DWE | ACTIVE | SOIC | DWE | 16 | 40 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | AMC3301 | Samples | | AMC3301DWER | ACTIVE | SOIC | DWE | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | AMC3301 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 17-Sep-2020 **PACKAGE MATERIALS INFORMATION** www.ti.com 2-Aug-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | AMC3301DWER | SOIC | DWE | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 2-Aug-2020 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | | AMC3301DWER | SOIC | DWE | 16 | 2000 | 350.0 | 350.0 | 43.0 | SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC #### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司