















TPS65263-1Q1

ZHCSG38-MARCH 2017

# TPS65263-1Q1 4.0V 至 18V 输入电压、3A/2A/2A 输出电流三路同步降压 转换器(具有 I<sup>2</sup>C 控制的动态电压调节功能)

#### 特性

- 汽车电子 应用认证
- 通过 AEC-Q100 资质认证,结果如下所示:
  - 器件温度 1 级: -40°C 至 125°C 工作结温范围
  - 器件人体放电模式 (HBM) 静电放电 (ESD) 分类 等级 H2
  - 器件组件充电模式 (CDM) ESD 分类等级 C4B
- 工作输入电压范围: 4.0V 至 18V 最大持续输出电 流: 3A/2A/2A
- Buck2 的 I<sup>2</sup>C 控制 7 位 VID 可编程输出电压范围为 0.68V 至 1.95V, 步长为 10mV
- Buck2 的 I2C 控制 VID 电压转换率
- I<sup>2</sup>C 回读电源正常状态、过流警告和裸片温度警告
- 支持标准模式 (100kHz) 和快速模式 (400kHz) 的 I2C 兼容接口
- 反馈基准电压 0.6V ± 1%
- 可调节时钟频率范围为 200kHz 到 2.3MHz
- FCC 模式 (默认)
- 外部时钟同步
- 针对每个降压转换器提供专用使能和软启动引脚
- 输出电压电源正常指示器
- 热过载保护

#### 2 应用

- 汽车
- 汽车音频/视频
- 家庭网关和接入点网络
- 安全监控

# Copyright © 2017, Texas Instruments Incorporated

应用原理图

#### 3 说明

TPS65263-1Q1 包含三路同步降压转换器,并具有 4.0V 至 18V 的宽输入电压范围。这款转换器具有恒定 频率峰值电流模式,专用于简化应用,同时方便设计人 员根据目标应用来优化 系统。可通过外部电阻在 200kHz 至 2.3MHz 范围内调节转换器的开关频率。 buck1 和 buck 2, buck3 之间的 180° 异相运行 (buck2 和 buck3 同相运行)可最大限度降低对输入 滤波器的要求。

每个降压转换器的初始启动电压都可通过外部反馈电阻 设定。可使用 I<sup>2</sup>C 控制的 7 位 VID 对 buck2 的输出电 压进行动态调整,范围为 0.68V 至 1.95V,步长为 10mV。可通过 I<sup>2</sup>C 总线借助 3 位控制对 VID 电压转 换的转换率进行编程,以优化 VID 电压转换期间的过 冲/下冲。

TPS65263-1Q1 中的每个降压转换器都可通过  $I^2C$  加 以控制,从而执行以下操作:启用/禁用输出电压、设 置脉冲跳跃模式 (PSM) 或轻负载条件下的强制持续电 流 (FCC) 模式以及读取电源正常状态、过流警告和裸 片温度警告。

TPS65263-1Q1 具有 过压、过流、短路和过热保护。

#### 器件信息(1)

| 器件型号         | 封装        | 封装尺寸 (标称值)      |
|--------------|-----------|-----------------|
| TPS65263-1Q1 | VQFN (32) | 5.00mm x 5.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### 效率与输出负载之间的关系







| 1 | 特性                                   | 7.4 Device Functi  | onal Modes     | <u>2</u> |
|---|--------------------------------------|--------------------|----------------|----------|
| 2 | 应用                                   | 7.5 Register Maps  | s              | 20       |
| 3 |                                      |                    | Implementation |          |
| 4 | 修订历史记录                               | = =                | formation      |          |
| 5 | Pin Configuration and Functions      | 8.2 Typical Applic | ation          | <u>2</u> |
| 6 | Specifications                       |                    | ecommendations |          |
| U | 6.1 Absolute Maximum Ratings         | 10 Layout          |                | 3        |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guide  | elines         | 3        |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Exam   | nple           | 38       |
|   | 6.4 Thermal Information              | 11 器件和文档支持         |                | 39       |
|   | 6.5 Electrical Characteristics       | 11.1 接收文档更新        | 折通知            | 39       |
|   | 6.6 Typical Characteristics8         | 11.2 社区资源          |                | 3        |
| 7 | Detailed Description 12              | 11.3 商标            |                | 3!       |
| - | 7.1 Overview                         | 11.4 静电放电警告        | 는<br>          | 3!       |
|   | 7.2 Functional Block Diagram         |                    |                |          |
|   | 7.3 Feature Description              | 12 机械、封装和可证        | 丁购信息           | 3        |

# 4 修订历史记录

| 日期      | 修订版本 | 注释      |  |
|---------|------|---------|--|
| 2017年3月 | *    | 最初发布版本。 |  |



www.ti.com.cn

## 5 Pin Configuration and Functions



There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.

#### **Pin Functions**

| PIN   |     | DESCRIPTION                                                                                                                                                                                              |  |  |  |
|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME  | NO. | DESCRIPTION                                                                                                                                                                                              |  |  |  |
| EN3   | 1   | Enable for buck3. Float to enable. Can use this pin to adjust the input UVLO of buck3 with a resistor divider.                                                                                           |  |  |  |
| SDA   | 2   | I <sup>2</sup> C interface data pin; float or connect to GND to disable I <sup>2</sup> C communication                                                                                                   |  |  |  |
| SCL   | 3   | I <sup>2</sup> C interface clock pin; float or connect to GND to disable I <sup>2</sup> C communication                                                                                                  |  |  |  |
| AGND  | 4   | Analog ground common to buck controllers and other analog circuits. It must be routed separately from high-current power grounds to the (–) terminal of bypass capacitor of input voltage VIN.           |  |  |  |
| VOUT2 | 5   | Buck2 output voltage sense pin                                                                                                                                                                           |  |  |  |
| FB2   | 6   | Feedback Kelvin sensing pin for buck2 output voltage. Connect this pin to buck2 resistor divider.                                                                                                        |  |  |  |
| COMP2 | 7   | Error amplifier output and loop compensation pin for buck2. Connect a series resistor and capacitor to compensate the control loop of buck2 with peak current PWM mode.                                  |  |  |  |
| SS2   | 8   | Soft-start and tracking input for buck2. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground. |  |  |  |
| BST2  | 9   | Boot-strapped supply to the high-side floating gate driver in buck2. Connect a capacitor (recommend 47 nF) from BST2 pin to LX2 pin.                                                                     |  |  |  |
| LX2   | 10  | Switching node connection to the inductor and bootstrap capacitor for buck2. The voltage swing at this pin is from a diode voltage below the ground up to PVIN2 voltage.                                 |  |  |  |
| PGND2 | 11  | Power ground connection of buck2. Connect PGND2 pin as close as practical to the (–) terminal of VIN2 input ceramic capacitor.                                                                           |  |  |  |
| PVIN2 | 12  | Input power supply for buck2. Connect PVIN2 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                                                 |  |  |  |
| PVIN3 | 13  | Input power supply for buck3. Connect PVIN3 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                                                 |  |  |  |
| PGND3 | 14  | Power ground connection of buck3. Connect PGND3 pin as close as practical to the (–) terminal of VIN3 input ceramic capacitor.                                                                           |  |  |  |



## Pin Functions (continued)

| PIN   |     |                                                                                                                                                                                                            |  |  |  |
|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME  | NO. | DESCRIPTION                                                                                                                                                                                                |  |  |  |
| LX3   | 15  | Switching node connection to the inductor and bootstrap capacitor for buck3. The voltage swing at this pin is from a diode voltage below the ground up to PVIN3 voltage.                                   |  |  |  |
| BST3  | 16  | Boot-strapped supply to the high-side floating gate driver in buck3. Connect a capacitor (recommend 47 nF) from BST3 pin to LX3 pin.                                                                       |  |  |  |
| SS3   | 17  | Soft-start and tracking input for buck3. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground.   |  |  |  |
| СОМР3 | 18  | Error amplifier output and loop compensation pin for buck3. Connect a series resistor and capacitor to compensate the control loop of buck3 with peak current PWM mode.                                    |  |  |  |
| FB3   | 19  | Feedback Kelvin sensing pin for buck3 output voltage. Connect this pin to buck3 resistor divider.                                                                                                          |  |  |  |
| PGOOD | 20  | Output voltage supervision pin. When all bucks are in PGOOD monitor's regulation range, PGOOD is asserted high.                                                                                            |  |  |  |
| ROSC  | 21  | Clock frequency adjustment pin. Connect a resistor from this pin to ground to adjust the clock frequency. When connected to an external clock, the internal oscillator synchronizes to the external clock. |  |  |  |
| FB1   | 22  | Feedback Kelvin sensing pin for buck1 output voltage. Connect this pin to buck1 resistor divider.                                                                                                          |  |  |  |
| COMP1 | 23  | Error amplifier output and loop compensation pin for buck1. Connect a series resistor and capacitor to compensate the control loop of buck1 with peak current PWM mode.                                    |  |  |  |
| SS1   | 24  | Soft-start and tracking input for buck1. An internal 5.2-µA pullup current source is connected to this pin. The soft-start time can be programmed by connecting a capacitor between this pin and ground.   |  |  |  |
| BST1  | 25  | Boot-strapped supply to the high-side floating gate driver in buck1. Connect a capacitor (recommend 47 nF) from BST1 pin to LX1 pin.                                                                       |  |  |  |
| LX1   | 26  | Switching node connection to the inductor and bootstrap capacitor for buck1. The voltage swing at this pin is from a diode voltage below the ground up to PVIN1 voltage.                                   |  |  |  |
| PGND1 | 27  | Power ground connection of buck1. Connect PGND1 pin as close as practical to the (–) terminal of VIN1 input ceramic capacitor.                                                                             |  |  |  |
| PVIN1 | 28  | Input power supply for buck1. Connect PVIN1 pin as close as practical to the (+) terminal of an input ceramic capacitor (suggest 10 µF).                                                                   |  |  |  |
| VIN   | 29  | Buck controller power supply                                                                                                                                                                               |  |  |  |
| V7V   | 30  | Internal LDO for gate driver and internal controller. Connect a 1-µF capacitor from the pin to power ground.                                                                                               |  |  |  |
| EN1   | 31  | Enable for buck1. Float to enable. Can use this pin to adjust the input UVLO of buck1 with a resistor divider.                                                                                             |  |  |  |
| EN2   | 32  | Enable for buck2. Float to enable. Can use this pin to adjust the input UVLO of buck2 with a resistor divider.                                                                                             |  |  |  |
| PAD   | _   | There is no electric signal down bonded to thermal pad inside IC. Exposed thermal pad must be soldered to PCB for optimal thermal performance.                                                             |  |  |  |



# 6 Specifications

www.ti.com.cn

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                                                                | MIN  | MAX | UNIT |
|----------------------------------------------------------------|------|-----|------|
| PVIN1, PVIN2, PVIN3,VIN                                        | -0.3 | 20  | V    |
| LX1, LX2, LX3 (Maximum withstand voltage transient < 20 ns)    | -1.0 | 20  | V    |
| BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.3 | 7   | V    |
| EN1, EN2, EN3, V7V, VOUT2, SCL, SDA, PGOOD                     | -0.3 | 7   | V    |
| FB1, FB2, FB3, COMP1, COMP2, COMP3, ROSC, SS1, SS2, SS3        | -0.3 | 3.6 | V    |
| AGND, PGND1, PGND2, PGND3                                      | -0.3 | 0.3 | V    |
| T <sub>J</sub> Operating junction temperature                  | -40  | 150 | °C   |
| T <sub>stg</sub> Storage temperature                           | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                              |                          |                                                                               | VALUE | UNIT  |
|----------------------------------------------|--------------------------|-------------------------------------------------------------------------------|-------|-------|
| V <sub>(ESD)</sub> Electrostati<br>discharge | Electrostatic            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all -2000 2000 pins (1)   | ±2000 | V     |
|                                              | <sup>SD)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | \ \ \ |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                                | MIN  | MAX | UNIT |
|----------------------------------------------------------------|------|-----|------|
| PVIN1, PVIN2, PVIN3,VIN                                        | 4    | 18  | V    |
| LX1, LX2, LX3 (Maximum withstand voltage transient <20 ns)     | -0.8 | 18  | V    |
| BST1, BST2, BST3 referenced to LX1, LX2, LX3 pins respectively | -0.1 | 6.8 | V    |
| EN1, EN2, EN3, V7V, VOUT1, VOUT2, VOUT3, SCL, SDA              | -0.1 | 6.3 | V    |
| FB1, FB2, FB3, COMP1, COMP2, COMP3, SS1, SS2, SS3              | -0.1 | 3   | V    |
| T <sub>J</sub> Operating junction temperature                  | -40  | 125 | °C   |

#### 6.4 Thermal Information

|                        |                                              | TPS65263-1Q1 |      |
|------------------------|----------------------------------------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RHB (VQFN)   | UNIT |
|                        |                                              | 32 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 33.3         | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 25.7         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 7.4          | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.3          | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 7.3          | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.1          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# TEXAS INSTRUMENTS

#### 6.5 Electrical Characteristics

 $V_{IN} = 12 \text{ V}$ ,  $F_{SW} = 500 \text{ kHz}$ ,  $T_{J} = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ , typical values are at  $T_{J} = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                           | PARAMETER                                                           | TEST CONDITIONS                                   | MIN   | TYP   | MAX   | UNIT           |
|---------------------------|---------------------------------------------------------------------|---------------------------------------------------|-------|-------|-------|----------------|
| INPUT SUPPLY \            | <b>VOLTAGE</b>                                                      |                                                   |       |       |       |                |
| VIN                       | Input voltage range                                                 |                                                   | 4     |       | 18    | V              |
|                           |                                                                     | VIN rising                                        | 3.5   | 3.8   | 4     | V              |
| UVLO                      | VIN UVLO                                                            | VIN falling                                       | 3.1   | 3.3   | 3.5   | V              |
|                           |                                                                     | Hysteresis                                        |       | 500   |       | mV             |
| IDD <sub>SDN</sub>        | Shutdown supply current                                             | EN1 = EN2 = EN3 = 0 V                             | 4     | 9.5   | 18    | μA             |
| IDD <sub>Q_NSW</sub>      |                                                                     | EN1 = EN2 = EN3 = 5 V, FB1 =<br>FB2 = FB3 = 0.8 V | 550   | 780   | 1150  | μΑ             |
| IDD <sub>Q_NSW1</sub>     |                                                                     | EN1 = 5 V, EN2 = EN3 = 0 V, FB1<br>= 0.8 V        | 180   | 370   | 590   | μΑ             |
| IDD <sub>Q_NSW2</sub>     | Input quiescent current without buck1/2/3 switching                 | EN2 = 5 V, EN1 = EN3 = 0 V, FB2<br>= 0.8V         | 180   | 370   | 590   | μΑ             |
| IDD <sub>Q_NSW3</sub>     |                                                                     | EN3 = 5 V, EN1 = EN2 = 0 V, FB3<br>= 0.8 V        | 180   | 370   | 590   | μΑ             |
| V <sub>7V</sub>           | V7V LDO output voltage                                              | V <sub>7V</sub> load current = 0 A                |       | 6.3   |       | V              |
| I <sub>OCP_V7V</sub>      | V7V LDO current limit                                               |                                                   | 78    | 185   | 260   | mA             |
|                           | TAGE REFERENCE                                                      |                                                   |       |       |       |                |
| V <sub>FB</sub>           | Feedback voltage                                                    | V <sub>COMP</sub> = 1.2 V                         | 0.594 | 0.6   | 0.606 | V              |
| BUCK1, BUCK2,             | BUCK3                                                               |                                                   |       |       |       |                |
| V <sub>ENXH</sub>         | EN1/2/3 high-level input voltage                                    |                                                   | 1.12  | 1.2   | 1.26  | V              |
| V <sub>ENXL</sub>         | EN1/2/3 low-level input voltage                                     |                                                   | 1.05  | 1.15  | 1.21  | V              |
| I <sub>ENX1</sub>         | EN1/2/3 pullup current                                              | ENx = 1 V                                         | 2.5   | 3.9   | 5.9   | μA             |
| I <sub>ENX2</sub>         | EN1/2/3 pullup current                                              | ENx = 1.5 V                                       | 5.1   | 6.9   | 9.2   | <u>.</u><br>μΑ |
| I <sub>ENhys</sub>        | Hysteresis current                                                  |                                                   | 2.6   | 3     | 3.3   | μA             |
| I <sub>SSX</sub>          | Soft-start charging current                                         |                                                   | 3.9   | 5.2   | 6.5   | <u>.</u><br>μΑ |
| t <sub>ON_MIN</sub>       | Minimum on-time                                                     |                                                   | 50    | 75    | 110   | ns             |
| G <sub>m_EA</sub>         | Error amplifier transconductance                                    | -2 μA < I <sub>COMPX</sub> < 2 μA                 | 140   | 300   | 450   | μs             |
| G <sub>m_PS1/2/3</sub>    | COMP1/2/3 voltage to inductor current G <sub>m</sub> <sup>(1)</sup> | I <sub>LX</sub> = 0.5 A                           |       | 7.4   |       | A/V            |
| I <sub>LIMIT1</sub>       | Buck1 peak inductor current limit                                   |                                                   | 4.3   | 5.4   | 6.5   | Α              |
| I <sub>LIMITSINK1</sub>   | Buck1 low-side sink current limit                                   |                                                   | 0.7   | 1.3   | 1.8   | Α              |
| I <sub>LIMIT2/3</sub>     | Buck2/buck3 peak inductor current limit                             |                                                   | 2.55  | 3.3   | 3.9   | Α              |
| I <sub>LIMITSINK2/3</sub> | Buck2/buck3 low-side sink current limit                             |                                                   | 0.5   | 1     | 1.4   | Α              |
| Rdson_HS1                 | Buck1 high-side switch resistance                                   | VIN = 12 V                                        |       | 105   |       | mΩ             |
| Rdson_LS1                 | Buck1 low-side switch resistance                                    | VIN = 12 V                                        |       | 65    |       | mΩ             |
| Rdson_HS2                 | Buck2 high-side switch resistance                                   | VIN = 12 V                                        |       | 140   |       | mΩ             |
| Rdson_LS2                 | Buck2 low-side switch resistance                                    | VIN = 12 V                                        |       | 90    |       | mΩ             |
| Rdson_HS3                 | Buck3 high-side switch resistance                                   | VIN = 12 V                                        |       | 140   |       | mΩ             |
| Rdson_LS3                 | Buck3 low-side switch resistance                                    | VIN = 12 V                                        |       | 90    |       | mΩ             |
| HICCUP TIMING             |                                                                     | 1111 121                                          |       |       |       |                |
| t <sub>Hiccup_wait</sub>  | Overcurrent wait time <sup>(1)</sup>                                |                                                   |       | 256   |       | cycles         |
| t <sub>Hiccup_re</sub>    | Hiccup time before restart <sup>(1)</sup>                           |                                                   |       | 8192  |       | cycles         |
| POWER GOOD                |                                                                     |                                                   |       |       |       | .,             |
|                           |                                                                     | FBx undervoltage falling                          |       | 92.5  |       |                |
|                           | Feedback voltage threshold                                          | FBx undervoltage rising                           |       | 95    |       |                |
| $V_{th\_PG}$              |                                                                     | FBx overvoltage rising                            |       | 107.5 |       | $%V_{REF}$     |
|                           |                                                                     | FBx overvoltage falling                           |       | 107.5 |       |                |
| torourouros -             | PGOOD falling edge deglitch time                                    | 1 Dx overvoitage failing                          |       | 112   |       | cycles         |
| tDEGLITCH(PG)_F           | PGOOD rising edge deglitch time                                     |                                                   |       | 616   |       | cycles         |
| tRDEGLITCH(PG)_R          | PGOOD pin leakage                                                   |                                                   |       | 010   | 0.1   | μA             |
| $I_{PG}$                  | i 3000 pili leakaye                                                 |                                                   |       |       | U. I  | μΑ             |

(1) Lab validation result



www.ti.com.cn

## **Electrical Characteristics (continued)**

 $V_{IN}$  = 12 V,  $F_{SW}$  = 500 kHz,  $T_J$  = -40°C to 125°C, typical values are at  $T_J$  = 25°C (unless otherwise noted)

|                            | PARAMETER                                                                                 | TEST CONDITIONS                        | MIN        | TYP | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------|----------------------------------------|------------|-----|------|------|
| OSCILLATOR                 |                                                                                           | ·                                      |            |     |      |      |
| F <sub>SW</sub>            | Switching frequency                                                                       | $R_{OSC} = 88.7 \text{ k}\Omega$       | 430        | 500 | 560  | kHz  |
| F <sub>SW_range</sub>      | Switching frequency                                                                       |                                        | 200        |     | 2300 | kHz  |
| T <sub>SYNC_w</sub>        | Clock sync minimum pulse width                                                            |                                        | 80         |     |      | ns   |
| F <sub>SYNC_HI</sub>       | Clock sync high threshold                                                                 |                                        |            |     | 2    | V    |
| V <sub>SYNC_LO</sub>       | Clock sync low threshold                                                                  |                                        | 0.4        |     |      | V    |
| F <sub>SYNC</sub>          | Clock sync frequency range                                                                |                                        | 200        |     | 2300 | kHz  |
| THERMAL PROT               | ECTION                                                                                    | ·                                      |            |     |      |      |
| T <sub>TRIP_OTP</sub>      | Ti (1)                                                                                    | Temperature rising                     |            | 160 |      | °C   |
| T <sub>HYST_OTP</sub>      | Thermal protection trip point <sup>(1)</sup>                                              | Hysteresis                             |            | 20  |      | °C   |
| I <sup>2</sup> C INTERFACE |                                                                                           |                                        |            |     |      |      |
| Addr                       | Address <sup>(2)</sup>                                                                    | 0x60H                                  |            |     |      |      |
| V <sub>IH</sub> SDA,SCL    | Input high voltage                                                                        |                                        |            |     | 2    | V    |
| V <sub>IL</sub> SDA,SCL    | Input low voltage                                                                         |                                        | 0.4        |     |      | V    |
| I                          | Input current                                                                             | SDA, SCL, VI = 0.4 to 4.5 V            | -10        |     | 10   | μA   |
| VOL SDA                    | SDA output low voltage                                                                    | SDA open drain, I <sub>OL</sub> = 4 mA |            |     | 0.4  | V    |
| $f_{(SCL)}$                | Maximum SCL clock frequency <sup>(2)</sup>                                                |                                        | 400        |     |      | kHz  |
| t <sub>BUF</sub>           | Bus free time between a STOP and START condition <sup>(2)</sup>                           |                                        | 1.3        |     |      | μs   |
| t <sub>HD_STA</sub>        | Hold time (repeated) START condition <sup>(2)</sup>                                       |                                        | 0.6        |     |      | μs   |
| t <sub>SU_STO</sub>        | Setup time for STOP condition <sup>(2)</sup>                                              |                                        | 0.6        |     |      | μs   |
| t <sub>LOW</sub>           | Low period of the SCL clock <sup>(2)</sup>                                                |                                        | 1.3        |     |      | μs   |
| t <sub>HIGH</sub>          | High period of the SCL clock <sup>(2)</sup>                                               |                                        | 0.6        |     |      | μs   |
| t <sub>SU_STA</sub>        | Setup time for a repeated START condition (2)                                             |                                        | 0.6        |     |      | μs   |
| t <sub>SU_DAT</sub>        | Data setup time <sup>(2)</sup>                                                            |                                        | 0.1        |     |      | μs   |
| t <sub>HD_DAT</sub>        | Data hold time <sup>(2)</sup>                                                             |                                        | 0          |     | 0.9  | μs   |
| t <sub>RCL</sub>           | Rise time of SCL signal <sup>(2)</sup>                                                    | Capacitance of one bus line (pF)       | 20 + 0.1CB |     | 300  | ns   |
| t <sub>RCL1</sub>          | Rise time of SCL signal after a repeated START condition and after an acknowledge bit (2) | Capacitance of one bus line (pF)       | 20 + 0.1CB |     | 300  | ns   |
| t <sub>FCL</sub>           | Fall time of SCL signal (2)                                                               | Capacitance of one bus line (pF)       | 20 + 0.1CB |     | 300  | ns   |
| t <sub>RDA</sub>           | Rise time of SDA signal <sup>(2)</sup>                                                    | Capacitance of one bus line (pF)       | 20 + 0.1CB |     | 300  | ns   |
| t <sub>FDA</sub>           | Fall time of SDA signal <sup>(2)</sup>                                                    | Capacitance of one bus line (pF)       | 20 + 0.1CB |     | 300  | ns   |
| Св                         | Capacitance of bus line(SCL and SDA) <sup>(2)</sup>                                       |                                        |            |     | 400  | pF   |

<sup>(2)</sup> Not production tested

#### 6.6 Typical Characteristics

 $T_{A} = 25^{\circ}C, \ _{VIN} = 12 \ V, \ V_{OUT1} = 1.5 \ V, \ V_{OUT2} = 1.2 \ V, \ V_{OUT3} = 2.5 \ V, \ F_{SW} = 500 \ kHz \ (unless otherwise noted)$ 





www.ti.com.cn

# **Typical Characteristics (continued)**

 $T_{A} = 25^{\circ}C$ ,  $V_{IIN} = 12$  V,  $V_{OUT1} = 1.5$  V,  $V_{OUT2} = 1.2$  V,  $V_{OUT3} = 2.5$  V,  $V_{OUT3} = 500$  kHz (unless otherwise noted)



# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**





Figure 13. EN Pin Pullup Current vs Temperature, EN = 1.0 V



Figure 14. EN Pin Pullup Current vs Temperature, EN = 1.5 V



Figure 15. EN Pin Threshold Rising vs Temperature



Figure 16. EN Pin Threshold Falling vs Temperature



Figure 17. SS Pin Charge Current vs Temperature



Figure 18. Buck1 High-Side Current Limit vs Temperature



www.ti.com.cn

## **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ ,  $V_{VIN} = 12 \text{ V}$ ,  $V_{OUT1} = 1.5 \text{ V}$ ,  $V_{OUT2} = 1.2 \text{ V}$ ,  $V_{OUT3} = 2.5 \text{ V}$ ,  $V_{SW} = 500 \text{ kHz}$  (unless otherwise noted)





Figure 20. Buck3 High-Side Current Limit vs Temperature

# TEXAS INSTRUMENTS

#### 7 Detailed Description

#### 7.1 Overview

The TPS65263-1Q1 is a monolithic, triple-synchronous step-down (buck) converter with 3-A/2-A/2-A output currents. A wide 4- to 18-V input supply voltage range encompasses most intermediate bus voltages operating off 5-, 9-, 12-, or 15-V power bus. The feedback voltage reference for each buck is 0.6 V. Each buck is independent with dedicated enable, soft-start, and loop compensation pins.

The TPS65263-1Q1 is equipped with an I<sup>2</sup>C compatible bus for communication with SoC to control buck converters. Through the I<sup>2</sup>C interface, SoC can enable or disable the buck converters, set output voltage (BUCK2 only), and read status registers. External feedback divider resistors can set the initial start-up voltage of the buck2. After the voltage identification VID DAC is updated via the I<sup>2</sup>C, output voltage of the buck2 can be independently programmed with 7 bits VID from 0.68 to 1.95 V in 10-mV voltage step resolution. Output voltage of the buck2 transition begins after the I<sup>2</sup>C interface receives the command for the GO bit in the command register.

If SDA and SCL pins are floated or are connected to GND, the I<sup>2</sup>C communication will be rejected and the TPS65263-1Q1 will operate as a traditional triple buck. Each buck on or off is separately controlled by the relevant enable pin. Buck2's output voltage is set with the external feedback divider resistors.

In the light load condition, the converter operates at continuous current mode (CCM) with a fixed frequency for optimized output ripple. PSM can be enabled through I2C so that the converter automatically operates in pulse skipping mode (PSM) to save power.

The TPS65263-1Q1 implements a constant frequency, peak current mode control that simplifies external loop compensation. The wide switching frequency of 200 kHz to 2.3 MHz allows for optimizing system efficiency, filtering size, and bandwidth. The switching frequency can be adjusted with an external resistor connecting between the ROSC pin and ground. The TPS65263-1Q1 also has an internal phase locked loop (PLL) controlled by the ROSC pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The switching clock of buck1 is 180° out-of-phase operation from the clocks of buck2 and buck3 channels to reduce input current ripple, input capacitor size, and power-supply-induced noise.

The TPS65263-1Q1 is designed for safe monotonic startup into prebiased loads. The default startup is when VIN is typically 3.8 V. The ENx pin can also be used to adjust the input voltage undervoltage lockout (UVLO) with an external resistor divider. In addition, the ENx pin has an internal 3.9-µA current source, so the EN pin can be floating for automatically powering up the converters.

The TPS65263-1Q1 reduces the external component count by integrating the bootstrap circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BST and LX pins. A UVLO circuit monitors the bootstrap capacitor voltage  $V_{BST}$ - $V_{LX}$  in each buck. When  $V_{BST}$ - $V_{LX}$  voltage drops to the threshold, LX pin is pulled low to recharge the bootstrap capacitor. The TPS65263-1Q1 can operate at 100% duty cycle as long as the bootstrap capacitor voltage is higher than the BOOT-LX UVLO threshold, which is typically 2.1 V.

The TPS65263-1Q1 has power-good comparators with hysteresis, which monitor the output voltages through internal feedback voltages. I<sup>2</sup>C can read the power-good status with the command register. The device also features the PGOOD pin to supervise output voltages of the buck converter. When all bucks are in regulation range and power sequence is done, PGOOD is asserted high.

The SS (soft-start/tracking) pin is used to minimize inrush currents or provide power-supply sequencing during power up. A small value capacitor or resistor divider is connected to the pin for soft start or voltage tracking.

The TPS65263-1Q1 is protected from overload and overtemperature fault conditions. The converter minimizes excessive output overvoltage transients by taking advantage of the power-good comparator. When the output is over, the high-side MOSFET is turned off until the internal feedback voltage is lower than 105% of the 0.6-V reference voltage. The TPS65263-1Q1 implements both high-side MOSFET overload protection and bidirectional low-side MOSFET overload protections to avoid inductor current runaway. If the overcurrent condition has lasted for more than the OC wait time (256 clock cycle), the converter shuts down and restarts after the hiccup time (8192 clock cycles). The TPS65263-1Q1 shuts down if the junction temperature is higher than thermal shutdown trip point. When the junction temperature drops 20°C typically below the thermal shutdown trip point, the TPS65263-1Q1 is restarted under control of the soft-start circuit automatically.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Adjusting the Output Voltage

The output voltage of each buck is set with a resistor divider from the output of buck to the FB pin. TI recommends to use 1% tolerance or better resistors.

ZHCSG38 – MARCH 2017 www.ti.com.cn

# TEXAS INSTRUMENTS

#### **Feature Description (continued)**



Figure 21. Voltage Divider Circuit

$$R_2 = R_1 \times \frac{0.6}{V_{\text{out}} - 0.6} \tag{1}$$

To improve efficiency at light loads consider using larger value resistors. If the values are too high, the regulator is more sensitive to noise. Table 1 shows the recommended resistor values.

| Table 1. Output | Resistor | Divider | Selection |
|-----------------|----------|---------|-----------|
|-----------------|----------|---------|-----------|

| OUTPUT VOLTAGE<br>(V) | R1<br>(kΩ) | R2<br>(kΩ) |
|-----------------------|------------|------------|
| 1                     | 10         | 15         |
| 1.2                   | 10         | 10         |
| 1.5                   | 15         | 10         |
| 1.8                   | 20         | 10         |
| 2.5                   | 31.6       | 10         |
| 3.3                   | 45.3       | 10         |
| 3.3                   | 22.6       | 4.99       |
| 5                     | 73.2       | 10         |
| 5                     | 36.5       | 4.99       |

The output voltage of the buck converter can be dynamically scaled by I<sup>2</sup>C-controlled 7-bit register, VOUTx\_SEL. Before I<sup>2</sup>C communication, the output voltage is set with the resistor divider from the output of buck to the FB pin. When the GO bit is set to 1 through the I<sup>2</sup>C interface, the buck converter switches the external resistor divider to the internal resistor divider as shown in Figure 22. The output voltage can be selected among 128 voltages with voltage identifications (VID) shown in Table 2. The output voltage range of dynamic voltage scaling is 0.68 to 1.95 V with 10-mV resolution of each voltage step.



Figure 22. Voltage Divider Circuit



ZHCSG38-MARCH 2017 www.ti.com.cn

Table 2. Vout Output Voltage Setting

| OUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) | VOUT_SEL<br><7:0> | V <sub>OUT</sub><br>(V) |
|------------------|-------------------------|-------------------|-------------------------|-------------------|-------------------------|-------------------|-------------------------|
| 0                | 0.68                    | 20                | 1                       | 40                | 1.32                    | 60                | 1.64                    |
| 1                | 0.69                    | 21                | 1.01                    | 41                | 1.33                    | 61                | 1.65                    |
| 2                | 0.7                     | 22                | 1.02                    | 42                | 1.34                    | 62                | 1.66                    |
| 3                | 0.71                    | 23                | 1.03                    | 43                | 1.35                    | 63                | 1.67                    |
| 4                | 0.72                    | 24                | 1.04                    | 44                | 1.36                    | 64                | 1.68                    |
| 5                | 0.73                    | 25                | 1.05                    | 45                | 1.37                    | 65                | 1.69                    |
| 6                | 0.74                    | 26                | 1.06                    | 46                | 1.38                    | 66                | 1.7                     |
| 7                | 0.75                    | 27                | 1.07                    | 47                | 1.39                    | 67                | 1.71                    |
| 8                | 0.76                    | 28                | 1.08                    | 48                | 1.4                     | 68                | 1.72                    |
| 9                | 0.77                    | 29                | 1.09                    | 49                | 1.41                    | 69                | 1.73                    |
| Α                | 0.78                    | 2A                | 1.1                     | 4A                | 1.42                    | 6A                | 1.74                    |
| В                | 0.79                    | 2B                | 1.11                    | 4B                | 1.43                    | 6B                | 1.75                    |
| С                | 0.8                     | 2C                | 1.12                    | 4C                | 1.44                    | 6C                | 1.76                    |
| D                | 0.81                    | 2D                | 1.13                    | 4D                | 1.45                    | 6D                | 1.77                    |
| Е                | 0.82                    | 2E                | 1.14                    | 4E                | 1.46                    | 6E                | 1.78                    |
| F                | 0.83                    | 2F                | 1.15                    | 4F                | 1.47                    | 6F                | 1.79                    |
| 10               | 0.84                    | 30                | 1.16                    | 50                | 1.48                    | 70                | 1.8                     |
| 11               | 0.85                    | 31                | 1.17                    | 51                | 1.49                    | 71                | 1.81                    |
| 12               | 0.86                    | 32                | 1.18                    | 52                | 1.5                     | 72                | 1.82                    |
| 13               | 0.87                    | 33                | 1.19                    | 53                | 1.51                    | 73                | 1.83                    |
| 14               | 0.88                    | 34                | 1.2                     | 54                | 1.52                    | 74                | 1.84                    |
| 15               | 0.89                    | 35                | 1.21                    | 55                | 1.53                    | 75                | 1.85                    |
| 16               | 0.9                     | 36                | 1.22                    | 56                | 1.54                    | 76                | 1.86                    |
| 17               | 0.91                    | 37                | 1.23                    | 57                | 1.55                    | 77                | 1.87                    |
| 18               | 0.92                    | 38                | 1.24                    | 58                | 1.56                    | 78                | 1.88                    |
| 19               | 0.93                    | 39                | 1.25                    | 59                | 1.57                    | 79                | 1.89                    |
| 1A               | 0.94                    | 3A                | 1.26                    | 5A                | 1.58                    | 7A                | 1.9                     |
| 1B               | 0.95                    | 3B                | 1.27                    | 5B                | 1.59                    | 7B                | 1.91                    |
| 1C               | 0.96                    | 3C                | 1.28                    | 5C                | 1.6                     | 7C                | 1.92                    |
| 1D               | 0.97                    | 3D                | 1.29                    | 5D                | 1.61                    | 7D                | 1.93                    |
| 1E               | 0.98                    | 3E                | 1.3                     | 5E                | 1.62                    | 7E                | 1.94                    |
| 1F               | 0.99                    | 3F                | 1.31                    | 5F                | 1.63                    | 7F                | 1.95                    |

#### 7.3.2 Enable and Adjusting UVLO

The ENx pin provides electrical on and off control of the device. After the ENx pin voltage exceeds the threshold voltage, the device starts operation. If each ENx pin voltage is pulled below the threshold voltage, the regulator stops switching and enters a low lg state.

The EN pin has an internal pullup current source, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, use open-drain or open-collector output logic to interface with the pin.

The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 500 mV. If an application requires either a higher UVLO threshold on the VIN pin or a secondary UVLO on the PVINx in split rail applications, then the user can configure the ENx pin as shown in Figure 23, Figure 24, and Figure 25. When using the external UVLO function, TI recommends to set the hysteresis >500 mV.

ZHCSG38 – MARCH 2017 www.ti.com.cn

TEXAS INSTRUMENTS

The EN pin has a small pullup current,  $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because it increases by  $I_h$  after the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3.

$$R_{1} = \frac{V_{START} \left( \frac{V_{ENFALLING}}{V_{ENRISING}} \right) - V_{STOP}}{I_{P} \left( 1 - \frac{V_{ENFALLING}}{V_{ENRISING}} \right) + I_{h}}$$

$$R_{2} = \frac{R_{1} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{1} \left( I_{h} + I_{p} \right)}$$
(2)

where

- I<sub>h</sub> = 3 μA
- $I_p = 3.9 \mu A$
- V<sub>ENRISING</sub> = 1.2 V
- $V_{ENFALLING} = 1.15 \text{ V}$  (3)





www.ti.com.cn ZHCSG38 – MARCH 2017

#### 7.3.3 Soft-Start Time

The voltage on the respective SS pin controls the startup of buck output. When the voltage on the SS pin is less than the internal 0.6-V reference, The TPS65263-1Q1 regulates the internal feedback voltage to the voltage on the SS pin instead of 0.6 V. The SS pin can be used to program an external soft-start function or to allow output of buck to track another supply during start-up. The device has an internal pullup current source of 5.2  $\mu$ A (typical) that charges an external soft-start capacitor to provide a linear ramping voltage at the SS pin. The TPS65263-1Q1 regulates the internal feedback voltage to the voltage on the SS pin, allowing VOUT to rise smoothly from 0 V to its regulated voltage without inrush current. The soft-start time can be calculated approximately by Equation 4.

$$Tss(ms) = \frac{Css(nF) \times Vref(V)}{Iss(\mu A)}$$
(4)

Many of the common power-supply sequencing methods can be implemented using the SSx and ENx pins. Figure 26 shows the method implementing ratiometric sequencing by connecting the SSx pins of three buck channels together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time, the pullup current source must be tripled in Equation 4.



Figure 26. Ratiometric Power-Up Using SSx Pins

The user can implement simultaneous power-supply sequencing by connecting the capacitor to the SSx pin, shown in Figure 27. Using Equation 4 and Equation 5, the capacitors can be calculated.

$$\frac{\text{Css1}}{\text{Vout1}} = \frac{\text{Css2}}{\text{Vout2}} = \frac{\text{Css3}}{\text{Vout3}}$$
 (5)



Figure 27. Simultaneous Startup Sequence Using SSx Pins

#### 7.3.4 Power-Up Sequencing

The TPS65263-1Q1 has a dedicated enable pin and soft-start pin for each converter. The converter enable pins are biased by a current source that allows for easy sequencing by the addition of an external capacitor. Disabling the converter with an active pulldown transistor on the ENx pin allows for predictable power-down timing operation. Figure 28 shows the timing diagram of a typical buck power-up sequence with connecting a capacitor at the ENx pin.

A typical 1.4- $\mu$ A current is charging the ENx pin from input supply. When the ENx pin voltage rises to typical 0.4 V, the internal V7V LDO turns on. A 3.9- $\mu$ A pullup current is sourcing ENx. After the ENx pin voltage reaches the ENx enabling threshold, a 3.0- $\mu$ A hysteresis current sources to the pin to improve noise sensitivity. The internal soft-start comparator compares the SS pin voltage to 1.2 V. When the SS pin voltage ramps up to 1.2 V, PGOOD monitor is enabled. After PGOOD deglitch time, PGOOD is deasserted. The SS pin voltage is eventually clamped around 2.1 V.



www.ti.com.cn

VIN V7V **EN Threshold** ENx Rise Time Dictated by C<sub>EN</sub> ΕN Charge C<sub>EN</sub> Threshold with 6.9 µA  $t = C_{SS} \times 0.6 \text{ V/5.2 } \mu\text{A}$ Soft Start Rise Time ENx About 2.1 V 0.4 V Dictated by Css 1.2 V SSx Pre-Bias Startup VOUTx PGOOD Deglitch Time × 1.2 V/5.2 µA  $= C_{EN} x \times 0.4 \text{ V}/1.4 \mu\text{A}$ 

Figure 28. Startup Power Sequence

#### 7.3.5 V7V Low-Dropout Regulator and Bootstrap

**PGOOD** 

Power for the high-side and low-side MOSFET drivers and most other internal circuitry is derived from the V7V pin. The internal built-in low-dropout linear regulator (LDO) supplies 6.3 V (typical) from VIN to V7V. The user should connect a 1-µF ceramic capacitor from V7V pin to power ground.

If the input voltage, VIN, decreases to the UVLO threshold voltage, the UVLO comparator detects the V7V pin voltage and forces the converter off.

Each high-side MOSFET driver is biased from the floating bootstrap capacitor, CB, shown in Figure 29, which is normally recharged during each cycle through an internal low-side MOSFET or the body diode of a low-side MOSFET when the high-side MOSFET turns off. The boot capacitor is charged when the BST pin voltage is less than VIN and BST-LX voltage is below regulation. TI recommends a 47-nF ceramic capacitor. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher because of the stable characteristics over temperature and voltage. Each low-side MOSFET driver is powered from the V7V pin directly.

To improve dropout, the device is designed to operate at 100% duty cycle as long as the BST to LX pin voltage is greater than the BST-LX UVLO threshold, which is typically 2.1 V. When the voltage between BST and LX drops below the BST-LX UVLO threshold, the high-side MOSFET is turned off and the low-side MOSFET is turned on allowing the boot capacitor to be recharged.



Figure 29. V7V Linear Dropout Regulator and Bootstrap Voltage Diagram

#### 7.3.6 Out-of-Phase Operation

To reduce input ripple current, the switch clock of buck1 is 180° out-of-phase from the clock of buck2 and buck3. This enables the system having less input current ripple to reduce input capacitors' size, cost, and EMI.



ZHCSG38-MARCH 2017 www.ti.com.cn

#### 7.3.7 Output Overvoltage Protection (OVP)

The device incorporates an OVP circuit to minimize output voltage overshoot. When the output is overloaded, the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier demands maximum output current. After the condition is removed, the regulator output rises and the error amplifier output transitions to the steady-state voltage. In some applications with small output capacitance, the load can respond faster than the error amplifier. This leads to the possibility of an output overshoot. Each buck compares the FB pin voltage to the OVP threshold. If the FB pin voltage is greater than the OVP threshold, the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP threshold, the high-side MOSFET turns on at the next clock cycle.

#### 7.3.8 PSM

The TPS65263-1Q1 can enter high-efficiency PSM operation at light load current. To enable PSM operation, set the VOUTx\_COM registers' bit 1 to '1' through I<sup>2</sup>C interface.

When a controller is enabled for PSM operation, the peak inductor current is sensed and compared with 310-mA current typically. Because the integrated current comparator catches the peak inductor current only, the average load current entering PSM varies with the applications and external output filters. In PSM, the sensed peak inductor current is clamped at 310 mA, shown in Figure 30.

When a controller operates in PSM, the inductor current is not allowed to reverse. The reverse current comparator turns off the low-side MOSFET when the inductor current reaches 0, preventing it from reversing and going negative.

Due to the delay in the circuit and current comparator, tdly (typical 50 nS at Vin = 12 V), the real peak inductor current threshold to turn off high-side power MOSFET could shift higher depending on inductor inductance and input/output voltages. Calculate the threshold of peak inductor current to turn off high-side power MOSFET with

$$IL_{PEAK} = 310 \text{ mA} + \frac{Vin - Vout}{L} \times tdly$$
(6)

After the charge accumulated on the Vout capacitor is more than loading need, the COMP pin voltage drops to a low voltage driven by the error amplifier. There is an internal comparator at COMP pin. If the comp voltage is <0.35 V, the power stage stops switching to save power.



Figure 30. PSM Current Comparator

#### 7.3.9 Slope Compensation

To prevent the subharmonic oscillations when the device operates at duty cycles greater than 50%, the TPS65263-1Q1 adds built-in slope compensation, which is a compensating ramp to the switch current signal.

#### 7.3.10 Overcurrent Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and low-side MOSFET.



#### 7.3.10.1 High-Side MOSFET Overcurrent Protection

The device implements current mode control that uses the COMP pin voltage to control the turn off of the high-side MOSFET and the turn on of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference, the high-side switch is turned off.

#### 7.3.10.2 Low-Side MOSFET Overcurrent Protection

While the low-side MOSFET is turned on, its conduction current is monitored by the internal circuitry. During normal operation, the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded, the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle.

The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle.

Furthermore, if an output overload condition (as measured by the COMP pin voltage) has lasted for more than the hiccup wait time which is programmed for 256 switching cycles shown in Figure 31, the device shuts down and restarts after the hiccup time of 8192 cycles. The hiccup mode helps to reduce the device power dissipation under severe overcurrent condition.



Figure 31. Overcurrent Protection

#### 7.3.11 Power Good

The PGOOD pin is an open-drain output. When feedback voltage of each buck is between 95% (rising) and 105% (falling) of the internal voltage reference, the PGOOD pin pulldown is deasserted and the pin floats. TI recommends to use a pullup resistor between the values of 10 and 100 k $\Omega$  to a voltage source that is 5.5 V or less. The PGOOD is in a defined state when the VIN input voltage is greater than 1 V, but with reduced current sinking capability. The PGOOD achieves full current sinking capability after the VIN input voltage is above UVLO threshold, which is 3.8 V.



ZHCSG38-MARCH 2017 www.ti.com.cn

The PGOOD pin is pulled low when any feedback voltage of buck is lower than 92.5% (falling) or greater than 107.5% (rising) of the nominal internal reference voltage. Also, when the PGOOD is pulled low, if the input voltage is undervoltage locked up, thermal shutdown is asserted, the EN pin is pulled low or the converter is in soft-start period.

The power-good indicator for each buck channel can be read back through I<sup>2</sup>C. The bits in SYS STATUS[2:0] (address 0x06H) present the feedback voltage in regulation (logic 1) or not (logic 0) for buck1, buck2, and buck3 respectively

#### 7.3.11.1 Adjustable Switching Frequency

The ROSC pin can be used to set the switching frequency by connecting a resistor to GND. The switching frequency of the device is adjustable from 200 kHz to 2.3 MHz.

To determine the ROSC resistance for a given switching frequency, use Equation 7 or the curve in Figure 32. To reduce the solution size, the user should set the switching frequency as high as possible, but consider tradeoffs of the supply efficiency and minimum controllable on-time.

$$f_{\text{osc}}\left(\text{kHz}\right) = 37254 \times R(K\Omega)^{-0.966} \tag{7}$$



Figure 32. ROSC vs Switching Frequency

When an external clock applies to ROSC pin, the internal PLL has been implemented to allow internal clock synchronizing to an external clock between 200 and 2300 kHz. To implement the clock synchronization feature, connect a square wave clock signal to the ROSC pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.4 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of ROSC pin.

In applications where both resistor mode and synchronization mode are needed, the user can configure the device as shown in Figure 33. Before an external clock is present, the device works in resistor mode and ROSC resistor sets the switching frequency. When an external clock is present, the synchronization mode overrides the resistor mode. The first time the ROSC pin is pulled above the ROSC high threshold (2.0 V), the device switches from the resistor mode to the synchronization mode and the ROSC pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. TI does not recommend to switch from the synchronization mode back to the resistor mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by ROSC resistor.



Figure 33. Works With Resistor Mode and Synchronization Mode

#### 7.3.12 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 160°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 140°C typically.

#### 7.4 Device Functional Modes

#### 7.4.1 Serial Interface Description

 $I^2C$  is a 2-wire serial interface developed by NXP Semiconductor (see fC-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the  $I^2C$ -compatible devices connect to the  $I^2C$  bus through open-drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device.

The TPS65263-1Q1 device works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the power-supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 3.8 V (typical).

The data transfer protocol for standard and fast modes is exactly the same. Therefore, they are referred to as F/S-mode in this document. The TPS65263-1Q1 device supports 7-bit addressing. 10-bit addressing and general call address are not supported.



Figure 34. I<sup>2</sup>C Interface Timing Diagram



www.ti.com.cn

#### **Device Functional Modes (continued)**

#### 7.4.2 I<sup>2</sup>C Update Sequence

The TPS65263-1Q1 requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS65263-1Q1 device acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the TPS65263-1Q1. TPS65263-1Q1 performs an update on the falling edge of the LSB byte.

When the TPS65263-1Q1 is in hardware shutdown (EN1, EN2, and EN3 pin tied to ground) the device cannot be updated through the I<sup>2</sup>C interface. Conversely, the I<sup>2</sup>C interface is fully functional during software shutdown (EN1, EN2, and EN3 bit = 0).



Figure 36. I<sup>2</sup>C Read Data Format

Sr: Repeated Start

#### 7.5 Register Maps

**Table 3. Register Addresses** 

| NAME       | BITS | ADDRESS |
|------------|------|---------|
| VOUT2_SEL  | 8    | 0x01H   |
| VOUT1_COM  | 8    | 0X03H   |
| VOUT2_COM  | 8    | 0x04H   |
| VOUT3_COM  | 8    | 0X05H   |
| SYS_STATUS | 8    | 0x06H   |

#### 7.5.1 VOUT2\_SEL: Vout2 Voltage Selection Register (Address = 0x01H)

#### Figure 37. VOUT2\_SEL: Vout2 Voltage Selection Register

| 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
|------------|------------|------------|------------|------------|------------|------------|------------|
| Vout2_Bit7 | Vout2_Bit6 | Vout2_Bit5 | Vout2_Bit4 | Vout2_Bit3 | Vout2_Bit2 | Vout2_Bit1 | Vout2_Bit0 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 4. VOUT2\_SEL: Vout2 Voltage Selection Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                             |
|-----|------------|------|-------|-------------------------------------------------------------------------|
| 7   | Vout2_Bit7 | R/W  | 0     | "Go" bit, must set 1 to enable I <sup>2</sup> C controlled VID voltages |
| 6   | Vout2_Bit6 | R/W  | 0     | 128 voltage selections with 7-bits control                              |
| 5   | Vout2_Bit5 | R/W  | 0     | Voltage range: 0.68 to 1.95 V                                           |
| 4   | Vout2_Bit4 | R/W  | 0     | Voltage step resolution: 10 mV                                          |
| 3   | Vout2_Bit3 | R/W  | 0     | 0x00H: Vout2 = 0.68 V;                                                  |
| 2   | Vout2_Bit2 | R/W  | 0     | 0x7FH: Vout2 = 1.95 V                                                   |
| 1   | Vout2_Bit1 | R/W  | 0     |                                                                         |
| 0   | Vout2_Bit0 | R/W  | 0     |                                                                         |

#### 7.5.2 VOUT1\_COM: Buck1 Command Register (offset = 0x03H)

#### Figure 38. VOUT1\_COM: Buck1 Command Register

| 7 | 6 | 5 | 4   | 3 | 2 | 1     | 0    |
|---|---|---|-----|---|---|-------|------|
|   |   | N | I/A |   |   | Mode1 | nEN1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 5. VOUT1\_COM: Buck1 Command Register Field Descriptions

| Bit | Field | Туре | Reset  | Description                                                                       |
|-----|-------|------|--------|-----------------------------------------------------------------------------------|
| 7:2 | N/A   | R/W  | 000000 | Not used                                                                          |
| 1   | Mode1 | R/W  | 0      | 0: Enable buck 1 PWM operation at light load; 1: Forced buck 1 PSM mode operation |
| 0   | nEN1  | R/W  | 0      | 0: Enable buck1;<br>1: Disable buck1                                              |

www.ti.com.cn ZHCSG38-MARCH 2017

#### 7.5.3 VOUT2\_COM: Buck2 Command Register (offset = 0x04H)

#### Figure 39. VOUT2\_COM: Buck2 Command Register

| 7   | 6   | 5   | 4   | 3   | 2   | 1     | 0    |
|-----|-----|-----|-----|-----|-----|-------|------|
| N/A | SR3 | SR2 | SR1 | N/A | N/A | Mode2 | nEN2 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6. VOUT2\_COM: Buck2 Command Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                                                                                       |  |  |
|-----|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | N/A   | R/W  | 0     | Not used                                                                                                                          |  |  |
| 6   | SR3   | R/W  | 0     | Vout2 VID voltage transition Slew Rate control.                                                                                   |  |  |
| 5   | SR2   | R/W  | 0     | 000: 10 mV/cycle; 001: 10 mV/2 cycles;                                                                                            |  |  |
| 4   | SR1   | R/W  | 0     | 010: 10 mV/4 cycles; 011: 10 mV/8 cycles; 100: 10 mV/16 cycles; 101: 10 mV/32 cycles; 110: 10 mV/64 cycles; 111: 10 mV/128 cycles |  |  |
| 3   | N/A   | R/W  | 0     | Not used                                                                                                                          |  |  |
| 2   | N/A   | R/W  | 0     | Not used                                                                                                                          |  |  |
| 1   | Mode2 | R/W  | 0     | D: Enable buck 2 PWM operation at light load;     Forced buck 2 PSM mode operation                                                |  |  |
| 0   | nEN2  | R/W  | 0     | 0: Enable buck2;<br>1: Disable buck2                                                                                              |  |  |

#### 7.5.4 VOUT3\_COM: Buck3 Command Register (offset = 0x05H)

#### Figure 40. VOUT3\_COM: Buck3 Command Register



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 7. VOUT3\_COM: Buck3 Command Register Field Descriptions

| Bit | Field | Туре | Reset  | Description                                                                       |
|-----|-------|------|--------|-----------------------------------------------------------------------------------|
| 7:2 | N/A   | R/W  | 000000 | Not used                                                                          |
| 1   | Mode3 | R/W  | 0      | 0: Enable buck 3 PWM operation at light load; 1: Forced buck 3 PSM mode operation |
| 0   | nEN3  | R/W  | 0      | 0: Enable buck3;<br>1: Disable buck3                                              |



## 7.5.5 SYS\_STATUS: System Status Register (offset = 0x06H)

## Figure 41. SYS\_STATUS: System Status Register

| 7   | 6   | 5   | 4   | 3   | 2      | 1      | 0      |
|-----|-----|-----|-----|-----|--------|--------|--------|
| OTP | OC3 | OC2 | OC1 | OTW | PGOOD3 | PGOOD2 | PGOOD1 |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8. SYS\_STATUS: System Status Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                |  |  |  |  |
|-----|--------|------|-------|----------------------------------------------------------------------------|--|--|--|--|
| 7   | OTP    | R    | 0     | 1: Die temperature over 160°C, which triggers over temperature protection; |  |  |  |  |
|     |        |      |       | 0: Die overtemperature protection is not triggered.                        |  |  |  |  |
| 6   | OC3    | R    | 0     | 1: Buck3 over current limiting and hiccup protection is triggered;         |  |  |  |  |
|     |        |      |       | 0: Buck3 current <b>not</b> beyond the current limit.                      |  |  |  |  |
| 5   | OC2    | R    | 0     | Buck2 overcurrent limiting and hiccup protection is triggered;             |  |  |  |  |
|     |        |      |       | 0: Buck2 current <b>not</b> beyond the current limit.                      |  |  |  |  |
| 4   | OC1    | R    | 0     | Buck1 overcurrent limiting and hiccup protection is triggered;             |  |  |  |  |
|     |        |      |       | 0: Buck1 current <b>not</b> beyond the current limit.                      |  |  |  |  |
| 3   | OTW    | R    | 0     | 1: Die temperature over 125°C;                                             |  |  |  |  |
|     |        |      |       | 0: Die temperature below 125°C.                                            |  |  |  |  |
| 2   | PGOOD3 | R    | 0     | 1: Vout3 in power good monitor's range;                                    |  |  |  |  |
|     |        |      |       | 0: Vout3 not in power good monitor's range.                                |  |  |  |  |
| 1   | PGOOD2 | R    | 0     | 1: Vout2 in power good monitor's range;                                    |  |  |  |  |
|     |        |      |       | 0: Vout2 not in power good monitor's range.                                |  |  |  |  |
| 0   | PGOOD1 | R    | 0     | 1: Vout1 in power good monitor's range ;                                   |  |  |  |  |
|     |        |      |       | 0: Vout1 not in power good monitor's range.                                |  |  |  |  |



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The device is triple-synchronous step-down dc/dc converter with I<sup>2</sup>C interface. It is typically used to convert a higher dc voltage to lower dc voltages with continuous available output current of 3 A/2 A/2 A.

#### 8.2 Typical Application

The following design procedure can be used to select component values for the TPS65263-1Q1. This section presents a simplified discussion of the design process.



Copyright © 2017, Texas Instruments Incorporated

Figure 42. Typical Application Schematic

#### 8.2.1 Design Requirements

This example details the design of triple-synchronous step-down converter. A few parameters must be known to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters:

| rable of Boolgii rarametere      |                        |  |  |  |  |  |  |  |  |
|----------------------------------|------------------------|--|--|--|--|--|--|--|--|
| PARAMETER                        | VALUE                  |  |  |  |  |  |  |  |  |
| Vout1                            | 1.5 V                  |  |  |  |  |  |  |  |  |
| lout1                            | 3 A                    |  |  |  |  |  |  |  |  |
| Vout2                            | 1.2 V                  |  |  |  |  |  |  |  |  |
| lout2                            | 2 A                    |  |  |  |  |  |  |  |  |
| Vout3                            | 2.5 V                  |  |  |  |  |  |  |  |  |
| lout3                            | 2 A                    |  |  |  |  |  |  |  |  |
| Transient response 1-A load step | ±5%                    |  |  |  |  |  |  |  |  |
| Input voltage                    | 12 V normal, 4 to 18 V |  |  |  |  |  |  |  |  |
| Output voltage ripple            | ±1%                    |  |  |  |  |  |  |  |  |
| Switching frequency              | 500 kHz                |  |  |  |  |  |  |  |  |

Table 9. Design Parameters

ZHCSG38 – MARCH 2017 www.ti.com.cn

# TEXAS INSTRUMENTS

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Inductor Selection

To calculate the value of the output inductor, use Equation 8. LIR is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however, LIR is normally from 0.1 to 0.3 for the majority of applications.

$$L = \frac{V_{\text{inmax}} - V_{\text{out}}}{I_{\text{o}} \times \text{LIR}} \times \frac{V_{\text{out}}}{V_{\text{inmax}} \times f_{\text{sw}}}$$
(8)

For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. Calculate the RMS and peak inductor current from Equation 10 and Equation 11.

$$I_{ripple} = \frac{V_{inmax} - V_{out}}{L} \times \frac{V_{out}}{V_{inmax} \times f_{sw}}$$

$$I_{Lrms} = \sqrt{I_{O}^{2} + \frac{\left(\frac{V_{out} \times (V_{inmax} - V_{out})}{V_{inmax} \times L \times f_{sw}}\right)^{2}}{12}}$$

$$I_{Lpeak} = I_{out} + \frac{I_{ripple}}{2}$$
(10)

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

#### 8.2.2.2 Output Capacitor Selection

The three primary considerations for selecting the value of the output capacitor are:

- Output capacitor determines the modulator pole
- Output voltage ripple
- How the regulator responds to a large change in load current

The output capacitance must be selected based on the most stringent of these three criteria.

The desired response to a large change in the load current is the first criterion. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is also temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as a transition from no load to full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for 2 clock cycles while only allowing a tolerable amount of droop in the output voltage. Equation 12 shows the minimum output capacitance necessary to accomplish this.

$$C_{o} = \frac{2 \times \Delta I_{out}}{f_{sw} \times \Delta V_{out}}$$

where

- Δlout is the change in output current
- ullet  $f_{\mathrm{sw}}$  is the regulators switching frequency
- $\Delta V$ out is the allowable change in the output voltage

(12)

ZHCSG38-MARCH 2017 www.ti.com.cn

Equation 13 calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$C_{o} > \frac{1}{8 \times f_{sw}} \times \frac{1}{\frac{V_{oripple}}{I_{oripple}}}$$

where

- $f_{\rm sw}$  is the switching frequency
- V<sub>oripple</sub> is the maximum allowable output voltage ripple

Equation 14 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification.

$$R_{esr} < \frac{V_{oripple}}{I_{oripple}}$$
 (14)

Additional capacitance deratings for aging, temperature, and DC bias should be factored in, which increases this minimum value. Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. The user must specify an output capacitor that can support the inductor ripple current. Some capacitor data sheets specify the root mean square (RMS) value of the maximum ripple current. Use Equation 15 to calculate the RMS ripple current the output capacitor needs to support.

$$I_{corms} = \frac{V_{out} \times (V_{inmax} - V_{out})}{\sqrt{12} \times V_{inmax} \times L \times f_{sw}}$$
(15)

#### 8.2.2.3 Input Capacitor Selection

The TPS65263-1Q1 requires a high-quality ceramic, type X5R or X7R, input decoupling capacitor of at least 10 μF of effective capacitance on the PVIN input voltage pins. In some applications, additional bulk capacitance may also be required for the PVIN input. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the TPS65263-1Q1. The input ripple current can be calculated using Equation 16.

$$I_{inrms} = I_{out} \times \sqrt{\frac{V_{out}}{V_{inmin}} \times \frac{(V_{inmin} - V_{out})}{V_{inmin}}}$$
(16)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. The input capacitance value determines the input ripple voltage of the regulator. Use Equation 17 to calculate the input voltage ripple.

$$\Delta V_{\text{in}} = \frac{I_{\text{outmax}} \times 0.25}{C_{\text{in}} \times f_{\text{sw}}}$$
(17)

#### 8.2.2.4 Loop Compensation

The TPS65263-1Q1 incorporates a peak current mode control scheme. The error amplifier is a transconductance amplifier with a gain of 300 µS. A typical type II compensation circuit adequately delivers a phase margin between 40° and 90°. C<sub>b</sub> adds a high-frequency pole to attenuate high-frequency noise when needed. To calculate the external compensation components, follow these steps.

- 1. Select switching frequency,  $f_{sw}$ , that is appropriate for application depending on L and C sizes, output ripple, EMI, and so forth. Switching frequency between 500 kHz to 1 MHz gives best trade-off between performance and cost. To optimize efficiency, lower switching frequency is desired.
- 2. Set up crossover frequency,  $f_c$ , which is typically between 1/5 and 1/20 of  $f_{sw}$ .
- 3. R<sub>C</sub> can be determined by:

ZHCSG38 – MARCH 2017 www.ti.com.cn

$$\mathsf{R}_\mathsf{C} = \frac{2\pi \times fc \times Vo \times Co}{\mathsf{G}_\mathsf{m-EA} \times \mathsf{Vref} \times \mathsf{G}_\mathsf{m-PS}}$$

where

•  $G_{m\_EA}$  is the error amplifier gain (300  $\mu$ S).

• 
$$G_{m PS}$$
 is the power stage voltage to current conversion gain (7.4 A/V). (18)

4. Calculate  $C_C$  by placing a compensation zero at or before the dominant pole  $fp = \frac{1}{C_o \times R_L \times 2\pi}$ 

$$C_{C} = \frac{R_{L} \times Co}{R_{C}} \tag{19}$$

5. Optional  $C_b$  can be used to cancel the zero from the ESR associated with  $C_O$ .

$$C_{b} = \frac{R_{ESR} \times Co}{R_{C}}$$
(20)

6. Type III compensation can be implemented with the addition of one capacitor, C<sub>1</sub>. This allows for slightly higher loop bandwidths and higher phase margins. If used, calculate C<sub>1</sub> from Equation 21.

$$C_1 = \frac{1}{2\pi \times R_1 \times f_C} \tag{21}$$



Figure 43. DC/DC Loop Compensation



www.ti.com.cn

#### 8.2.3 Application Curves







www.ti.com.cn Tek Stop Tek Stop **3**VOUT2⊢ 3 VOUT1⊢ ILOAD1 ILOAD2 50.0kS/s 10k points Figure 56. BUCK1, Hiccup and Recovery Figure 57. BUCK2, Hiccup and Recovery Tek Stop Tek Stop 4 ILOAD3 Figure 58. BUCK3, Hiccup and Recovery Figure 59. PGOOD Tek Stop



Figure 60. VID2 from 00 to 7F, SR = 10 mV/Cycle

Figure 61. VID2 from 7F to 00, SR = 10 mV/Cycle

ZHCSG38 – MARCH 2017 www.ti.com.cn







www.ti.com.cn ZHCSG38 – MARCH 2017

#### 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 4 and 18 V. This input power supply should be well regulated. If the input supply is located more than a few inches from the TPS65263-1Q1 converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of  $47 \, \mu F$  is a typical choice.

#### 10 Layout

#### 10.1 Layout Guidelines

Figure 66 shows the TPS65263-1Q1 on a 2-layer PCB.

Layout is a critical portion of good power-supply design. See Figure 66 for a PCB layout example. The top contains the main power traces for PVIN, VOUT, and LX. The top layer also has connections for the remaining pins of the TPS65263-1Q1 and a large top-side area filled with ground. The top-layer ground area should be connected to the bottom layer ground using vias at the input bypass capacitor, the output filter capacitor, and directly under the TPS65263-1Q1 device to provide a thermal path from the exposed thermal pad land to ground. The bottom layer acts as ground plane connecting analog ground and power ground.

For operation at full rated load, the top-side ground area together with the bottom-side ground plane must provide adequate heat dissipating area. Several signals paths conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies' performance. To help eliminate these problems, bypass the PVIN pin to ground with a low-ESR ceramic bypass capacitor with X5R or X7R dielectric. Take care to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections. The VIN pin must also be bypassed to ground using a low-ESR ceramic capacitor with X5R or X7R dielectric.

Because the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling. The output filter capacitor ground should use the same power ground trace as the PVIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width. The small signal components should be grounded to the analog ground path.

The FB and COMP pins are sensitive to noise so the resistors and capacitors should be located as close as possible to the IC and routed with minimal lengths of trace. The additional external components can be placed approximately as shown.

#### 10.2 Layout Example



- O 0.010-inch Diameter
  Thermal VIA to Ground Plane
- O VIA to Ground Plane

Figure 66. PCB Layout



www.ti.com.cn

#### 11 器件和文档支持

#### 11.1 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS65263-1QRHBRQ1 | ACTIVE     | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>263-1Q           | Samples |
| TPS65263-1QRHBTQ1 | ACTIVE     | VQFN         | RHB                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>263-1Q           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司