



🕳 Order

Now







UC1825B-SP ZHCSJJ9-APRIL 2019

# UC1825B-SP V 类耐辐射高速 PWM 控制器

## 1 特性

- 符合 QML-V 标准, SMD 5962-8768106
- 5962**R**8768106VYC:
  - 耐辐射加固保障 (RHA) 能力高达 100krad (Si)
     总电离剂量 (TID) <sup>(1)</sup>
- 与电压或电流模式拓扑兼容
- 实际工作开关频率高达 1MHz
- 50ns 传播延迟到输出
- 大电流双图腾柱输出(2A 峰值)
- 宽带宽误差放大器
- 带有双脉冲抑制功能的全锁存逻辑
- 逐脉冲电流限制
- 软启动/最大占空比控制
- 带有迟滞功能的欠压锁定
- 低启动电流 (1.1mA)

## 2 应用

- 耐辐射直流/直流转换器
- 卫星总线和有效载荷
- 太空运载火箭
- 支持多种拓扑结构:
  - 反激、正激、降压、升压
  - 推挽、半桥、全桥(采用外部接口电路时)
- (1) 抗辐射能力是基于初始器件认证(剂量率 = 10mrad/s)获得的 典型值。提供辐射批次验收测试-详细信息请联系厂家。

## 3 说明

UC1825B-SP PWM 控制器件针对高频开关模式电源 应用进行了优化。对在大大增加误差放大器的带宽和 转换率的同时,大大减小通过比较器和逻辑电路的传播 延迟给与了特别关注。这个控制器设计用于电流模式或 电压模式系统,此系统具有输出电压前馈功能。

保护电路包括一个阈值电压为 1V 的电流限制比较器、 一个 TTL 兼容关断端口和一个软启动引脚,此引脚可 对折为一个最大占空比钳位。此逻辑被完全锁存以提供 无抖动运行,并且抑制了输出上的多脉冲。一个具有 800mV 滞后的欠压闭锁部分可确保低启动电流。欠压 闭锁期间,输出为高阻抗。

该器件 具有 图腾柱输出,旨在拉出和灌入来自容性负载(如功率 MOSFET 的栅极)的高峰值电流。导通状态设计为高电平。

### 器件信息<sup>(1)</sup>

| 器件型号       | 封装       | 封装尺寸(标称值)        |  |  |  |
|------------|----------|------------------|--|--|--|
| UC1825B-SP | CFP (16) | 10.16mm × 7.10mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。





#### Texas Instruments

www.ti.com.cn

# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   |                                    |
| 3 | 说明   |                                    |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Typical Characteristics 6          |
| 7 | Deta | ailed Description7                 |
|   | 7.1  | Overview 7                         |
|   | 7.2  | Functional Block Diagram 7         |
|   | 7.3  | Feature Description7               |
|   | 7.4  | Device Functional Modes 12         |

| 8  | App  | lication and Implementation | 13 |
|----|------|-----------------------------|----|
|    | 8.1  | Application Information     | 13 |
|    | 8.2  | Typical Application         | 14 |
|    | 8.3  | Application Curves          | 19 |
| 9  | Pow  | er Supply Recommendations   | 23 |
| 10 | Lay  | out                         | 24 |
|    | 10.1 | Layout Guidelines           | 24 |
|    | 10.2 | Layout Example              | 25 |
| 11 | 器件   | 和文档支持                       | 26 |
|    | 11.1 | 文档支持                        | 26 |
|    | 11.2 | 接收文档更新通知                    | 26 |
|    | 11.3 | 社区资源                        | 26 |
|    | 11.4 | 商标                          | 26 |
|    | 11.5 | 静电放电警告                      | 26 |
|    | 11.6 | 术语表                         | 26 |
| 12 | 机械   | 、封装和可订购信息                   | 27 |

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期        | 修订版本 | 说明     |
|-----------|------|--------|
| 2019 年4 月 | *    | 初始发行版。 |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| NAME    | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                      |
|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK     | 4   | 0   | Output of the internal oscillator.                                                                                                                                                                                                                               |
| СТ      | 6   | I   | Timing capacitor connection pin for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length.                                                                                                  |
| EAOUT   | 3   | 0   | Output of the error amplifier for compensation.                                                                                                                                                                                                                  |
| GND     | 10  | —   | Analog ground return pin.                                                                                                                                                                                                                                        |
| ILIM/SD | 9   | I   | Input to the current limit comparator and the shutdown comparator.                                                                                                                                                                                               |
| INV     | 1   | I   | Inverting input to the error amplifier.                                                                                                                                                                                                                          |
| NI      | 2   | I   | Non-inverting input to the error amplifier.                                                                                                                                                                                                                      |
| OUTA    | 11  | 0   | High-current totem pole output A of the on-chip drive stage.                                                                                                                                                                                                     |
| OUTB    | 14  | 0   | High-current totem pole output B of the on-chip drive stage.                                                                                                                                                                                                     |
| PGND    | 12  | —   | Ground return pin for the output driver stage.                                                                                                                                                                                                                   |
| RAMP    | 7   | I   | Non-inverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation this serves as the input voltage feed-forward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. |
| RT      | 5   | I   | Timing resistor connection pin for oscillator frequency programming.                                                                                                                                                                                             |
| SS      | 8   | I   | Soft-start input pin which also doubles as the maximum duty cycle clamp.                                                                                                                                                                                         |
| VC      | 13  | _   | Power supply pin for the output stage. This pin should be bypassed with a $0.1$ - $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                       |
| VCC     | 15  | _   | Power supply pin for the device. This pin should be bypassed with a $0.1$ - $\mu$ F monolithic ceramic low ESL capacitor with minimal trace lengths.                                                                                                             |
| VREF    | 16  | 0   | 5.1-V reference. For stability, the reference should be bypassed with a $0.1-\mu$ F monolithic ceramic low ESL capacitor and minimal trace length to the ground plane.                                                                                           |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) $^{(1)(2)}$ 

|                                          |                | MIN  | MAX | UNIT |
|------------------------------------------|----------------|------|-----|------|
| Supply voltage                           | VC, VCC        |      | 30  | V    |
|                                          | DC             |      | 0.5 | A    |
|                                          | Pulse (0.5 μs) |      | 2.0 |      |
| Anglagianuta                             | INV, NI, RAMP  | -0.3 | 7   |      |
| Analog inputs                            | SS, ILIM/SD    | -0.3 | 6   | V    |
| Clock output current                     | CLK            |      | -5  | mA   |
| Error amplifier output current           | EAOUT          |      | 5   | mA   |
| Soft-start sink current                  | SS             |      | 20  | mA   |
| Oscillator charging current              | RT             |      | -5  | mA   |
| Power dissipation                        |                |      | 1   | W    |
| Lead temperature (soldering, 10 seconds) |                |      | 300 | °C   |
| T <sub>stg</sub> Storage temperature     |                | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND; all currents are positive into, negative out of part; pin numbers refer to CFP-16 package.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range ( $T_A = T_J = -55^{\circ}C$  to 125°C), unless otherwise noted.

|                 |                                                         | MIN | MAX | UNIT |
|-----------------|---------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                                          | 10  | 30  | V    |
|                 | Sink/source output current (continuous or time average) | 0   | 100 | mA   |
|                 | Reference load current                                  | 0   | 10  | mA   |

### 6.4 Thermal Information

|                       |                                              | UC1825B-SP |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | HKT (CFP)  | UNIT |
|                       |                                              | 16 PINS    |      |
| $R_{	heta JA}$        | Junction-to-ambient thermal resistance       | 32.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 13.8       | °C/W |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 15.2       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 7          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 14.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 6.5 Electrical Characteristics

| PARAMETERS                            | TEST CONDITIONS                              | MIN   | TYP  | MAX   | UNIT |
|---------------------------------------|----------------------------------------------|-------|------|-------|------|
| REFERENCE                             |                                              |       |      |       |      |
| Output voltage                        | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1 mA | 5.024 | 5.1  | 5.176 | V    |
| Line regulation                       | 10 V < V <sub>CC</sub> < 30 V                |       | 2    | 20    | mV   |
| Load regulation                       | 1 mA < I <sub>O</sub> < 10 mA                |       | 5    | 20    | mV   |
| Total output variation                | Line, load, temperature                      | 5     |      | 5.2   | V    |
| Output noise voltage                  | 10 Hz < f < 10 kHz                           |       | 50   |       | μV   |
| Short-circuit current                 | V <sub>REF</sub> = 0 V                       | -15   | -50  | -100  | mA   |
| OSCILLATOR SECTION                    |                                              |       |      |       |      |
| Initial accuracy                      | $T_J = 25^{\circ}C$                          | 360   | 400  | 440   | kHz  |
| Voltage stability                     | 10 V < V <sub>CC</sub> < 30 V                |       | 0.2% | 2%    |      |
| Temperature stability                 | $T_{MIN} < T_A < T_{MAX}$                    |       | 5%   | 16%   |      |
| Total variation                       | Line, Temperature                            | 340   |      | 460   | kHz  |
| Clock out high                        |                                              | 3.9   | 4.5  |       | V    |
| Clock out low                         |                                              |       | 2.3  | 2.9   | V    |
| Ramp peak <sup>(1)</sup>              |                                              | 2.6   | 2.8  | 3     | V    |
| Ramp valley <sup>(1)</sup>            |                                              | 0.7   | 1    | 1.25  | V    |
| Ramp valley to peak <sup>(1)</sup>    |                                              | 1.6   | 1.8  | 2.1   | V    |
| ERROR AMPLIFIER                       |                                              |       |      |       |      |
| Input offset voltage                  |                                              |       |      | 10    | mV   |
| Input bias current                    |                                              |       | 0.6  | 3     | μA   |
| Input offset current                  |                                              |       | 0.1  | 1     | μA   |
| Open-loop gain                        | 1 V < V <sub>O</sub> < 4 V                   | 60    | 95   |       | dB   |
| CMRR                                  | 1.5 V < V <sub>CM</sub> < 5.5 V              | 75    | 95   |       | dB   |
| PSRR                                  | 10 V < V <sub>CC</sub> < 30 V                | 85    | 110  |       | dB   |
| Output sink current                   | V <sub>E/AOut</sub> = 1 V                    | 1     | 2.5  |       | mA   |
| Output source current                 | $V_{E/AOut} = 4 V$                           | -0.5  | -1.3 |       | mA   |
| Output high voltage                   | $I_{E/AOut} = -0.5 \text{ mA}$               | 4     | 4.7  | 5.    | V    |
| Output low voltage                    | I <sub>E/AOut</sub> = 1 mA                   | 0     | 0.5  | 1     | V    |
| Gain bandwidth product <sup>(1)</sup> | f = 200 kHz                                  | 5     | 10.5 |       | MHz  |
| Slew rate <sup>(1)</sup>              |                                              | 4     | 9    |       | V/µs |
| PWM COMPARATOR                        |                                              | I     |      |       |      |
| Ramp bias current                     | V <sub>Ramp</sub> = 0 V                      |       | -1   | -5    | μA   |
| Duty cycle range                      |                                              | 0%    |      | 80%   |      |
| E/A out zero dc threshold             | V <sub>Ramp</sub> = 0 V                      | 1.1   | 1.25 |       | V    |
| Delay to output <sup>(1)</sup>        |                                              |       | 50   | 80    | ns   |
| SOFT-START                            |                                              |       |      |       |      |
| Charge current                        | V <sub>Soft Start</sub> = 0.5 V              | 3     | 9    | 20    | μA   |
| Discharge current                     | V <sub>Soft Start</sub> = 1 V                | 1     |      |       | mA   |
| CURRENT LIMIT/SHUTDOWN                |                                              | I     |      |       |      |
| Current limit/shutdown bias current   | $0 < V_{ILIM/SD} < 4 V$                      |       |      | 15    | μA   |
| Current limit threshold               |                                              | 0.9   | 1    | 1.1   | V    |
| Shutdown threshold                    |                                              | 1.25  | 1.4  | 1.55  | V    |
| Delay to output <sup>(1)</sup>        |                                              |       | 50   | 80    | ns   |

(1) Parameters ensured by design and/or characterization, if not production tested.

www.ti.com.cn

## **Electrical Characteristics (continued)**

| Unless otherwise stated, these specifications apply for $R_T = 3.65 \text{ k}\Omega$ , $C_T = 1 \text{ nF}$ , $V_{CC} = 15 \text{ V}$ , $-55^{\circ}\text{C} < T_A < 125^{\circ}\text{C}$ , $T_A = T_J$ |                                                        |     |      |     |      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----|------|-----|------|--|
| PARAMETERS                                                                                                                                                                                              | TEST CONDITIONS                                        | MIN | TYP  | MAX | UNIT |  |
| OUTPUT                                                                                                                                                                                                  |                                                        |     |      |     |      |  |
|                                                                                                                                                                                                         | I <sub>OUT</sub> = 20 mA                               |     | 0.25 | 0.4 |      |  |
| Low-level output voltage                                                                                                                                                                                | I <sub>OUT</sub> = 200 mA                              |     | 1.2  | 2.2 | v    |  |
| Llick lovel extruct voltage                                                                                                                                                                             | $I_{OUT} = -20 \text{ mA}$                             | 13  | 13.5 |     | V    |  |
| nigri-ievel output voltage                                                                                                                                                                              | I <sub>OUT</sub> = -200 mA                             | 12  | 13   |     | v    |  |
| Collector leakage                                                                                                                                                                                       | $V_{\rm C} = 30 \ V$                                   |     | 10   | 500 | μA   |  |
| Rise/fall time <sup>(1)</sup>                                                                                                                                                                           | $C_L = 1 \text{ nF}$                                   |     | 30   | 75  | ns   |  |
| UNDERVOLTAGE LOCKOUT                                                                                                                                                                                    |                                                        | ·   |      |     |      |  |
| Start threshold                                                                                                                                                                                         |                                                        | 8.8 | 9.2  | 9.6 | V    |  |
| UVLO hysteresis                                                                                                                                                                                         |                                                        | 0.4 | 0.8  | 1.2 | V    |  |
| SUPPLY CURRENT SECTION                                                                                                                                                                                  |                                                        |     |      |     |      |  |
| Startup current                                                                                                                                                                                         | $V_{CC} = 8 V$                                         |     | 1.1  | 2.5 | mA   |  |
| Icc                                                                                                                                                                                                     | $V_{INV} = V_{Ramp} = V_{ILIM/SD} = 0 V, V_{NI} = 1 V$ |     | 22   | 33  | mA   |  |

## 6.6 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

UC1825B-SP PWM controller is a radiation hardened version of the standard UC1825 family. Error amplifier gain bandwidth product is 10.5 MHz. Protection circuitry includes a current limit comparator with a 1-V threshold, a TTL compatible shutdown port, and a soft start pin which will double as a maximum duty-cycle clamp. The logic is fully latched to provide jitter-free operation and prohibit multiple pulses at an output. An undervoltage lockout section with 800 mV of hysteresis assures low start up current. During undervoltage lockout, the outputs are high impedance. This device features totem pole outputs designed to source and sink high peak currents from capacitive loads, such as the gate of a power MOSFET. The on state is designed as a high level.

## 7.2 Functional Block Diagram



### 7.3 Feature Description

UC1825B-SP can be configured as current mode controller, used to support various topologies such as forward, flyback, buck, boost and using an external interface circuit will also support half-bridge, full bridge, and push-pull configurations.

### 7.3.1 Active Low Outputs During UVLO

The UVLO function forces the outputs to be low and considers both VCC and VREF before allowing the chip to operate (see Figure 3 and Figure 4).

TEXAS INSTRUMENTS

www.ti.com.cn

## Feature Description (continued)



Figure 3. Output Voltage vs Output Current



Figure 4. Output V and I During UVLO



#### Feature Description (continued)

#### 7.3.2 Control Methods

Figure 5 shows the control methods.



Figure 5. Control Methods

#### 7.3.3 Synchronization

The oscillator can be synchronized by an external pulse inserted in series with the timing capacitor (see Figure 6). Program the free running frequency of the oscillator to be 10% to 15% slower than the desired synchronous frequency. The pulse width must be greater than 10 ns and less than half the discharge time of the oscillator. Figure 7 shows how to synchronize two ICs, with one as master and one as slave. Figure 8 shows the waveforms in a master and slave configuration.



Figure 6. General Oscillator Synchronization



## **Feature Description (continued)**







Figure 8. Operational Waveforms

#### 7.3.4 High Current Outputs

Each totem pole output of the UC1825B-SP can deliver a 2-A peak current into a capacitive load. The output can slew a 1000-pF capacitor by 15 V in approximately 20 ns. Separate collector supply (VC) and power ground (PGND) pins help decouple the analog circuitry of the device from the high-power gate drive noise. The use of 3-A Schottky diodes (1N5120, USD245, or equivalent) as shown in the Figure 19 from each output to both VC and PGND are recommended. The diodes clamp the output swing to the supply rails, necessary with any type of inductive or capacitive load, typical of a MOSFET gate, as shown in Figure 9. Schottky diodes must be used because a low forward voltage drop is required.

Do **not** use standard silicon diodes.

NOTE



### **Feature Description (continued)**



Figure 9. Power MOSFET Drive Circuit

### 7.3.5 Open Loop Test Circuit

This test fixture is useful for exercising many functions of this device family and measuring their specifications (see Figure 10). As with any wideband circuit, careful grounding and bypass procedures must be followed. TI highly recommends using a ground plane.



Figure 10. Open Loop Test Circuit Schematic



### 7.4 Device Functional Modes

The UC1825B-SP is compatible with voltage-mode or current-mode topologies. The UC1825B-SP uses fixed frequency, peak current mode control. An internal oscillator initiates the turn-on of the driver to high-side power switch. The external power switch current is sensed through an external resistor and is compared through internal comparator. The voltage generated at the COMP pin is stepped down through internal resistors. When the sensed current reaches the stepped down COMP voltage, the high-side power switch is turned off.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The oscillator of the UC1825B-SP is a saw tooth (see Figure 11). The rising edge is governed by a current controlled by the RT pin and value of capacitance at the CT pin ( $C_{CT}$ ). The falling edge of the sawtooth sets dead time for the outputs. Selection of RT must be done first, based on desired maximum duty cycle (see Figure 13). CT can then be chosen based on the desired frequency (RT) and  $D_{MAX}$  (see Figure 12). Equation 1 shows the design equations.

$$R_{T} = \frac{3 V}{(10 \text{ mA}) \times (1 - D_{\text{MAX}})} \qquad C_{T} = \frac{(1.6 \times D_{\text{MAX}})}{(R_{T} \times f)}$$
(1)

Recommended values for R<sub>T</sub> range from 1 k $\Omega$  to 100 k $\Omega$ . Control of D<sub>MAX</sub> less than 70% is not recommended.



Figure 11. Oscillator

## **Application Information (continued)**



## 8.2 Typical Application

The UC1825B-SP as a dual output controller that has integrated drivers for a push-pull topology and can be used for half bridge and full bridge applications by using external high side drivers. While the UC1825B-SP originally supported voltage mode topologies, the device with minimal external components can support current mode topologies as well. The RAMP pin is used for the input current sense and the ILIM pin is used as the current limit pin. External components are needed to ensure slope compensation is implemented.



Figure 14. Typical Application



## Typical Application (continued)

#### **Table 1. Design Parameters**

| PARAMETER                         | SPECIFICATIONS |
|-----------------------------------|----------------|
| Input Power Supply                | 22 to 48 VDC   |
| Output Voltage                    | 5 VDC          |
| Output Current                    | 0 to 10 A      |
| Output Current Pre-load           | 0.5 mA         |
| Operating Temperature             | 25°C           |
| Switching Frequency of UC1825B-SP | 215 kHz        |
| Peak Input Current Limit          | 7 A            |
| Bandwidth                         | ~5 kHz         |
| Phase Margin                      | ~80°           |

#### 8.2.1 System Design Theory

#### 8.2.1.1 Switching Frequency

Choosing a switching frequency has a trade off between efficiency and bandwidth. Higher switching frequencies will have larger bandwidth, but a lower efficiency than lower switching frequencies. A switching frequency of 215 kHz was chosen as a trade off between bandwidth and efficiency. Using Equation 2 for the UC1825B-SP, R<sub>T</sub> and  $C_T$  were chosen to be 10 k $\Omega$  and 680 pF, respectively.

$$f_{osc} \approx \frac{1.46}{R_l \times C_l}$$

$$f_{osc} \approx \frac{1.46}{7.15 \ k\Omega \times 680 \ pF} = 215 \ \ kHz$$
(2)
(3)

 $I_{\rm osc} \approx \frac{1}{7.15 \ k\Omega \times 680 \ pF} = 215 \ \ KHz$ 

#### 8.2.1.2 Transformer

The transformer of the design consists of two major values, turns ratio and primary side inductance. There is no minimum limit to the turns ratio of the transformer, just a maximum limit. The equation below will give the turns ratio as a function of duty cycle which if the maximum duty cycle of the converter is used will give you a maximum turns ratio. The UC1825B-SP design targeted a duty cycle of 30%. Since this design is for a dual output device the duty cycle must stay below 50%. If both outputs were running above 50% duty cycle they would have to overlap which is not possible for the topology. The equation of the turns ratio of the transformer is Equation 4.

$$N_{psMAX} = \frac{2 \times V_{nMIN} \times D_{lim}}{(V_{out} + V_{Diode})}$$
(4)  
$$N_{psMAX} = \frac{2 \times 22}{(5 + 0.7 + 0.7 + V)} = 2.31$$
(5)

Often the turns ratio will slightly change in design due to how the transformer is manufactured. For the UC1825B-SP design a turns ratio of 2.2 was used. Another turns ratio that is important is the turns ratio of the auxiliary winding. The auxiliary winding is found by figuring out what positive voltage is needed from the auxiliary winding. Selecting this voltage lets one pick the turns ratio from the secondary to the auxiliary winding, which in turn allows for the turns ratio from primary to auxiliary to be found. The equation for the turns ratio is Equation 6.

$$N_{as} = \frac{N_{bs} \times V_{aux}}{V_{nMN}}$$

$$N_{as} = \frac{2.2 \times 15}{22} \frac{V}{V} = 1.5$$
(6)
(7)

An auxiliary winding of 1.5 was used for the UC1825B-SP design. The primary inductance of the transformer is found from picking an appropriate magnetizing current. The magnetizing current of the transformer is the amount of current drawn through the windings of the transformer when the output is open circuited. Decreasing the magnetizing current will increase the inductance of the transformer, perhaps to unreasonable values. Increasing the magnetizing current will cause efficiency to decrease. It is desirable to keep the magnetizing current low, thus 6% was picked for the design value. The equation for the auxiliary winding turns ratio is Equation 8.

| $L_p =$ | $\frac{V_{ps} \times V_{nMAX} \times D_{MIN}}{f_{osc} \times \mathscr{D}_{mag} \times f_{out}}$ | (8) |
|---------|-------------------------------------------------------------------------------------------------|-----|
| $L_p =$ | $\frac{2.2 \times 48 \times 0.13}{215 \ \text{kHz} \times 0.06 \times 10} = 106 \ \mu \text{H}$ | (9) |

Copyright © 2019, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com.cn

There are quite a few physical limitations when making transformers that will affect the inductance value. For the UC1825B-SP design a primary inductance of 120  $\mu$ H was used. The output inductor was then picked based on the output inductor ripple current with Equation 10.

$$L_{inductor} = \frac{\left(\frac{V_{inMAX}}{Nps} - V_{f} - V_{out}\right) \times D_{MIN}}{f_{osc} \times I_{out} \times \mathcal{W}_{ripple}}$$

$$L_{inductor} = \frac{\left(\frac{48}{2.2} - 0.7 \ V - 5 \ V\right) \times 0.13}{215 \ kHz \times 10 \ A \times 0.45} = 2 \ .14 \ \mu H$$

$$(11)$$

In the final design, a  $2.2-\mu$ H inductor was used. The peak and primary currents of the transformer are also generally useful for figuring out the physical structure of the transformer, so equations are listed below. Note these equations are only true for continuous conduction mode. Peak currents are higher at the maximum input voltage while the RMS current is highest at the minimum input voltage. These are also idea values and don't take into account efficiency. Final designs needs to be optimized depending on the specific application requirements. Equations that show how to calculate these for this design are below:

$$I_{\text{secMAX}} = I_{out} + 0.5 \times \%_{ripple} \times I_{out}$$

$$I_{\text{secMAX}} = 10 \quad A \quad + \quad 0.5 \times 0.445 \times 10 \quad A = 12.23 \quad A$$
(12)
(12)
(13)

$$I_{priMAX} = \frac{I_{secMAX} + 0.5 \times \%_{mag} \times I_{out}}{N_{ns}}$$
(14)

$$I_{priMAX} = \frac{12.23 \ A + 0.5 \times 0.06 \times 10 \ A}{2.2} = 5.7 \ A \tag{14}$$

$$I_{secMAX(VinMIN)} = I_{out} + \frac{D_{MAX} \times \left(\frac{V_{inMIN}}{N_{ps}} - \left(V_{out} + V_{i}\right)\right)}{2 \times f_{osc} \times L_{inductor}}$$
(16)

$$I_{secMAX(VinMIN)} = 10 \quad A + \frac{0.285 \times (\frac{22}{2.2} - (5 \ V + \ 0.7 \ V))}{2 \times 215 \ kHz \times 2.2 \ \mu H} = 11.3 \quad A$$
(17)

$$I_{\text{priMAX}(\text{VinMIN})} = \frac{I_{\text{secMAX}(\text{VinMIN})} + 0.5 \times \%_{\text{mag}} \times I_{out}}{N}$$
(19)

$$I_{\text{priMNAU}(i_{\text{priMNAU}})} = \frac{11.3 \ \text{A} + 0.5 \times 0.06 \times 10}{1} = 5.27 \ \text{A}$$
(10)

$$I_{secMIN(VinMIN)} = I_{out} - \frac{D_{MAX} \times \left(\frac{V_{inMIN}}{Nps} - \left(V_{out} + V_{f}\right)\right)}{2 \times f_{osc} \times L_{inductor}}$$
(20)

$$I_{secMIN(VinMIN)} = 10 \quad A - \frac{0.285 \times (\frac{22}{2.2} - (5 \ V + \ 0.7 \ V))}{2 \times 215 \ kHz \times 2.2 \ \mu H} = 8.7 \quad A$$
(21)

$$I_{priMIN(VinMIN)} = \frac{I_{secMIN(VinMIN)} - 0.5 \times \%_{mag} \times I_{out}}{N_{ps}}$$
(22)

$$I_{priMIN(VinMIN)} = \frac{8.7 \ A - 0.5 \times 0.06 \times 10}{2.2} = 3.82 \ A \tag{23}$$

$$t_{onMAX} = \frac{(V_{out} + V_f) \times N_{ps}}{2 \times f_{osc} \times V_{inMIN}}$$
(24)

$$t_{nMAX} = \frac{(5 V + 0.7 V) \times 2.2}{2 \times 215 \ \text{kHz} \times 22 \ V} = 1.33 \ \mu s$$
(25)

$$m_{pri} = \frac{I_{priMAX}(v_{inMIN}) - I_{priMIN}(v_{inMIN})}{\xi_{nMAX}}$$
(26)

$$m_{pri} = \frac{5.27 - 3.82}{1.33 \ \mu s} = 1090226 \ A \ / \ s \tag{27}$$

$$I_{priRMS} = \sqrt{D_{MIN} \times \left(\frac{(m_{pri} \times t_{onMAX})^2}{3} + \frac{m_{pri}}{2} \times I_{priMIN(VinMIN)} \times t_{onMAX} + I_{priMIN(VinMIN)}^2\right)}$$
(28)

$$I_{priRMS} = \sqrt{0.285 \times (\frac{(1090226 \ A/s \times 1.33 \ \mu s)^2}{3} + \frac{1090226 \ A/s}{2} \times 3.82 \ A \times 1.33 \ \mu s + (3.82 \ A)^2}) = 2.27 \ A \tag{29}$$

#### 8.2.1.3 RCD and Diode Clamp

For the UC1825BEVM-CVAL a resistor and capacitor in combination with a diode was used to clamp the voltage of the switch node. The resistor and capacitor is generally a value that is found through testing, but starting values can be obtained. To figure out the resistor and capacitor needed for the RCD clamp, one must first decide how much the node is allowed to overshoot. The equation for finding the voltage of the clamp is Equation 30  $V_{clamp} = K_{clamp} \times N_{ps} \times (V_{out} + V_{Diode})$ (30)



Note that  $K_{clamp}$  is recommended to be 1.5 as this will allow for only around 50% overshoot. Knowing the parasitic inductance of the transformer and how much the RCD clamp voltage is allowed to change over the switching cycle, can allow one to figuring out starting values for the resistor and capacitor using Equation 31 and Equation 32.

$$R_{clamp} = \frac{V_{clamp}^{2}}{\frac{1}{2} \times L_{leakage} \times I_{PrIPeak}^{2} \times \frac{V_{clamp}}{V_{clamp} - N_{ps} \times (V_{out} + V_{Diode})} \times f_{osc}}$$
(31)  

$$C_{clamp} = \frac{V_{clamp}}{\frac{1}{2} V_{clamp} \times V_{clamp} \times F_{osc}}$$
(32)

A starting value of 10% is generally used for  $\Delta V_{clamp}$ .

#### 8.2.1.4 Output Diode

The voltage stress by the converter on the diode can be found with Equation 33.

$$V_{DiodeStress} = V_{out} + \frac{V_{inMAX}}{N_{ps}}$$

$$V_{DiodeStress} = 5 \quad V + \frac{48}{2.2} = 26.8 \quad V$$
(33)
(34)

Note that any diode picked should have a voltage rating of well above this value as it does not include parasitic spikes in the equation. The UC1825-SP diode was picked to have a voltage rating of 60 V.

#### 8.2.1.5 Main Switching MOSFETs

Each switch applies the input voltage across the transformer and the voltage is then divided down by the turns ratio and applied to the secondary side. Since the magnitude of the voltage across the windings is the input voltage, when the switch is off the primary switching MOSFETs will see twice the input voltage as the voltage stress plus some amount of ringing. This means the MOSFETs chosen for a push-pull topology should have a voltage rating of about 2.5 to 3 times higher than the input voltage.

#### 8.2.1.6 Output Filter and Capacitance

For most designs, a ripple voltage is picked and the output capacitance is figured out from that value. The output capacitance value needs to be able to withstand a full output current step as well as keep the voltage ripple of the output low. The UC1825B-SP design started similar to that using the equations for voltage ripple and load step with Equation 35 and Equation 37.

$$C_{out} > \frac{l_{out} \times 2 \times D_{MAX}}{V_{Vopple} \times f_{ssc}}$$
(35)  

$$C_{out} > \frac{10 \ A \times 2 \times 0.3}{50 \ mV \times 200 \ kHz} = 600 \ \mu F$$
(36)  

$$C_{out} > \frac{d_{lstep}}{2\pi \times d_{Vout} \times f_{co}}$$
(37)  

$$C_{out} > \frac{10 \ A}{2\pi \times 0.3 \ V \times 5 \ kHz} = 1060 \ \mu F$$
(38)

A value of around 1145  $\mu$ F was chosen to keep output voltage ripple low. Note that the output voltage ripple in the design was further decreased by adding an output filter and by adding an inductor after a small portion of the output capacitance. This was done in order to keep output voltage ripple as low as possible. Six ceramic capacitors were picked to be placed before the output filter and then the large tantalum capacitors with some small ceramics were added to be part of the output filter. The initial ceramics will help with the initial current ripple, but have a very large output voltage ripple. This voltage ripple will be attenuated by the inductor and capacitor combination placed between the ceramic capacitors and the output. The equations below allow for finding the amount of attenuation that will come from a specific output filter inductance. An inductance of 500 nH was chosen to attenuate the output voltage ripple. The value was chosen to put the resonant frequency pole well before the switching frequency of the design as well as the zero from the ESR of the bulk capacitors to provide more attenuation.

**NSTRUMENTS** 

FXAS

$$F_{Zero=\frac{1}{2\pi \times 1127} \ \mu F \times 0.009 \ \Omega} = 15.69 \ \ kHz \tag{42}$$

$$Attenuation_{f_{SW}} = 40 \times \log_{10}(\frac{f_{osc}}{f_{resonant}}) - 20 \times \log_{10}(\frac{f_{osc}}{f_{zero}})$$

$$\tag{43}$$

$$Attenuation_{fsw} = 40 \times \log_{10}(\frac{200 \ kHz}{6.7 \ kHz}) - 20 \times \log_{10}(\frac{200 \ kHz}{15.69 \ kHz}) = 36.88 \ dB$$
(44)

Sometimes the output filter can cause peaking at high frequencies. This can be damped by adding a resistor in parallel with the inductor which will decrease efficiency. For the UC1825B-SP design 0.5  $\Omega$  was used as a very conservative value. The resistance needed to damp the peaking can be calculated using the following equations:

$$\omega_{o} = \sqrt{\frac{2(C_{oCerm} + C_{oBulk})}{L_{Filter} \times C_{oCerm} \times C_{oBulk}}}$$

$$\omega_{o} = \sqrt{\frac{2(19 \ \mu F + 1127 \ \mu F)}{500 \ nH \times 19 \ \mu F \times 1127 \ \mu F}} = 463 \ kHz$$
(45)
(46)

$$R_{\text{Filter}} = \frac{R_{\text{o}} \times L_{\text{Filter}} \times (C_{\text{oCerm}} + C_{\text{oBulk}}) - \frac{L_{\text{Filter}}}{\omega_{\text{o}}}}{R_{\text{o}} \times (c_{\text{oCerm}} + C_{\text{oBulk}}) - L_{\text{Filter}} \times C_{\text{oCerm}}}$$
(47)

$$R_{\text{Filter}} = \frac{0.5 \times 500 \ \text{nH} \times (19 \ \mu\text{F} + 1127 \ \mu\text{F}) - \frac{500 \ \text{nH}}{463 \ \text{kHz}}}{\frac{0.5 \times (19 \ \mu\text{F} + 1127 \ \mu\text{F}) - 500 \ \text{nH} \times 19 \ \mu\text{F}}{463 \ \text{kHz}}} = 0.232 \ \Omega$$
(48)

#### 8.2.1.7 Compensation

Type IIB compensation was picked for the topology, adding a pole and a zero to the frequency response. The location of where the pole and zero should be placed will depend on the desired crossover frequency and the ESR zero of the output capacitors. The zero in compensation should be placed at least a decade before the crossover frequency for the maximum phase boost. Note that compensation values were picked with a crossover frequency of 5 kHz in mind for this design. The pole from the compensation should be placed at the zero created by the ESR of the output capacitor.

$$f_{zESR} = \frac{1}{2\pi \times C_{out} \times ESR} = \frac{1}{2\pi \times 1146} \frac{1}{\mu F \times 0.009 \ \Omega} = 15.43 \ \text{kHz}$$
(49)  
$$f_{pCOMP} = \frac{1}{2\pi \times R_{COMP} \times C_{HF}} = \frac{1}{2\pi \times 4.75} \frac{1}{k\Omega \times 2200 \ pF} = 15.23 \ \text{kHz}$$
(50)  
$$f_{zCOMP} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}} = \frac{1}{2\pi \times 4.75} \frac{1}{k\Omega \times 0.12 \ \mu F} = 279 \ \text{Hz}$$
(51)

The zero from compensation was placed well before the 500-Hz mark which is appropriate. The pole from compensation was optimized while the circuit was tested and thus it was found that placing the pole a little bit earlier smoothed out the frequency response.

#### 8.2.1.8 Sense Resistor

The sense resistor is used to sense the ripple current from the transformer as well as shutdown the switching cycle if the peak current of the converter is over the current limit set. The voltage threshold of the CS pin is around 1 V and the shutdown current should be above the max current you expect. The max current limit will depend on the specific design. The equation used to find the max current limit is Equation 52.

| $R_{cs} = 1$ | V <sub>CS Threshold</sub><br>I <sub>limit</sub> | (52) |
|--------------|-------------------------------------------------|------|
| $R_{CS} =$   | $\frac{1}{6.66} \frac{V}{A} = 0.15 \ \Omega$    | (53) |



## 8.3 Application Curves



Figure 15. Basic Push-Pull Waveforms

Texas Instruments

www.ti.com.cn

## **Application Curves (continued)**



Figure 16. Voltage Stress Across Main Switching MOSFETS Q1 and Q2

The test in Figure 16 was done with 48 V on the input and a 10-A output load.



## **Application Curves (continued)**



Figure 17. Output Voltage Ripple With 48 V<sub>in</sub>

Output voltage ripple test in Figure 17 was done with 48-V in and 10 A of output current.

TEXAS INSTRUMENTS

www.ti.com.cn

## **Application Curves (continued)**



Figure 18. Full Output Voltage Transient With 48 V<sub>in</sub>

Full step up transient in Figure 18 was done with 48-V input and current was stepped from 0 A to 10 A.



## 9 Power Supply Recommendations

The UC182B-SP is designed to operate from an input voltage supply range between 10 V and 30 V. This input supply should be well regulated. If the input supply is located more than few inches from the UC1825B-SP converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A tantalum capacitor with a value of 100  $\mu$ F is a typical choice; however, this may vary depending upon the output power being delivered.

The UC1825B-SP controller can be used to convert power efficiently using any of several standard topologies such as push-pull, forward, half-bridge, or full bridge. Design tradeoffs of cost, size, and performance narrow the field to the one that is most appropriate. For a typical application, such as in the *Typical Application* section, push-pull converter topology is highlighted.

## 10 Layout

## **10.1 Layout Guidelines**

Always use a low EMI inductor with a ferrite-type closed core. Some examples would be toroid and encased E core inductors. Open core can be used if they have low EMI characteristics and are located a bit more away from the low power traces and components. Make the poles perpendicular to the PCB as well if using an open core. Stick cores usually emit the most unwanted noise.

### 10.1.1 Feedback Traces

Run the feedback trace as far from the inductor and noisy power traces as possible. The feedback trace should be as direct as possible and somewhat thick, which sometimes involves a trade-off, but keeping the feedback trace away from inductor EMI and other noise sources is more critical. Run the feedback trace on the side of the PCB opposite of the inductor with a ground plane separating the two.

### 10.1.2 Input/Output Capacitors

When using a low-value ceramic input filter capacitor, it must be located as close as possible to the VIN pin of the IC. This will eliminate as much trace inductance effects as possible and give the internal IC rail a cleaner voltage supply. Some designs require the use of a feed-forward capacitor connected from the output to the feedback pin as well, usually for stability reasons. In this case, it must also be positioned as close as possible to the IC. Using surface-mount capacitors also reduces lead length and lessens the chance of noise coupling into the effective antenna created by through-hole components.

### **10.1.3 Compensation Components**

External compensation components for stability must also be placed close to the IC. Surface mount components are recommended here as well for the same reasons discussed for the filter capacitors. Locate the surface-mount components away from the inductor.

#### 10.1.4 Traces and Ground Planes

Make all of the power (high current) traces as short, direct, and thick as possible. It is good practice on a standard PCB board to make the traces an absolute minimum of 15 mils (0.381 mm) per A. The inductor, output capacitors, and output diode must be as close as possible to each other. This helps reduce the EMI radiated by the power traces due to the high switching currents through them. This will also reduce lead inductance and resistance as well, which in turn reduces noise spikes, ringing, and resistive losses that produce voltage errors. The grounds of the IC, input capacitors, output capacitors, and output diode (if applicable) must be connected close together directly to a ground plane. It would also be a good idea to have a ground plane on both sides of the PCB. This will reduce noise as well by reducing ground loop errors as well as by absorbing more of the EMI radiated by the inductor. For multilayer boards with more than two layers, a ground plane can be used to separate the power plane (where the power traces and components are) and the signal plane (where the feedback and compensation and components are) for improved performance. On multilayer boards, the use of vias will be required to connect traces and different planes. It is good practice to use one standard via per 200 mA of current if the trace must conduct a significant amount of current from one plane to the other. Arrange the components so that the switching current loops curl in the same direction. Due to the way switching regulators operate, there are two power states. One state when the switch is on and one when the switch is off. During each state there will be a current loop made by the power components that are currently conducting. Place the power components so that during each of the two states the current loop is conducting in the same direction. This prevents magnetic field reversal caused by the traces between the two half-cycles and reduces radiated EMI.



#### Layout Guidelines (continued)

#### 10.1.5 Ground Planes

Each output driver of these devices is capable of 2-A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stages. This point is the power ground to which the PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not necessary if the high di/dt paths are well understood and accounted for. VCC must be bypassed directly to power ground with a good high frequency capacitor. The sources of the power MOSFET must connect to power ground as must the return connection for input power to the system and the bulk input capacitor. The output must be clamped with a high current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground.

VREF must be bypassed directly to the signal portion of the ground plane with a good high frequency capacitor. TI recommends low ESR/ESL ceramic 1-mF capacitors for both VCC and VREF. All analog circuitry must likewise be bypassed to the signal ground plane. See Figure 19.



#### 10.2 Layout Example

Figure 19. Ground Planes Diagram

TEXAS INSTRUMENTS

www.ti.com.cn

## 11 器件和文档支持

11.1 文档支持

11.1.1 相关文档

请参阅如下相关文档:

- 《Unitrode 应用手册 U-93》,SLUA075
- 《Unitrode 应用手册 U-97》,SLUA101
- 《Unitrode 应用手册 U-110》, SLUA053

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5** 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。



## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知, 且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



4-Feb-2021

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking                       | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|--------------------------------------|---------|
|                  | (.)    |              |                    |      | -              | (=)          | (6)                           | (-)                |              | ()                                   |         |
| 5962R8768106V9A  | ACTIVE | XCEPT        | KGD                | 0    | 25             | RoHS & Green | Call TI                       | N / A for Pkg Type | -55 to 125   |                                      | Samples |
| 5962R8768106VYC  | ACTIVE | CFP          | НКТ                | 16   | 1              | RoHS & Green | Call TI                       | N / A for Pkg Type | -55 to 125   | 5962R8768106VY<br>C<br>UC1825BHKT-SP | Samples |
| UC1825BHKT/EM    | ACTIVE | CFP          | НКТ                | 16   | 1              | RoHS & Green | Call TI                       | N / A for Pkg Type | 25 to 25     | UC1825BHKT/EM<br>EVAL ONLY           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

4-Feb-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **HKT0016A**



# **PACKAGE OUTLINE**

## CFP - 2.13 mm max height

CERAMIC DUAL FLATPACK



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This package is hermetically sealed with a metal lid. Lid and cavity are electrically isolated

- 4. The terminals are gold plated.
- 5. Falls within MIL-STD-1835 CDFP-F11A.



#### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司