











**TPS3431** 

ZHCSIJ7 - JULY 2018

# 具有使能功能的 TPS3431标准可编程监视器计时器

## 1 特性

- 出厂编程的精密监视器计时器:
  - 可在工作温度范围内实现 ±15% 的监视器超时 (WDT) 精度
  - 可在 25℃ 条件下实现 ±2.5% 的监视器超时 (WDT) 精度(典型值)
- 看门狗禁用功能
- 用户可通过编程设定的看门狗超时
- 输入电压范围: V<sub>DD</sub> = 1.8V 至 6.5V
- 低静态电流: I<sub>DD</sub> = 10μA (典型值)
- 低电平有效的开漏输出
- 使能输入 (EN) 和使能输出 (ENOUT)
- 采用 3mm x 3mm、8 引脚晶圆级超小外形无引线 (VSON) 封装
- 工作结温范围:
   -40°C 至 +125°C

#### 2 应用

- 视频监控
- 传感器变送器
- HVAC(恒温器)
- 防火安全(热量和烟雾探测器)
- 医疗(个人护理和健身)
- 现场可编程门阵列 (FPGA) 和专用集成电路 (ASIC) 通用电源
- 微控制器和信号处理器 (DSP) 传感器

#### 标准监视器计时器电路



Copyright © 2018, Texas Instruments Incorporated

- (1) 也可以将 EN 保持浮动并将其从内部上拉至 VDD
- (2) 也可以将 ENOUT 保持浮动或将其连接至 WDO

### 3 说明

TPS3431 是一款具有使能功能的标准可编程监视器计时器,适用于各种应用。计时器超时特性可实现 15%精度的高精度计时(-40℃至+125℃)和 2.5%的典型精度(25℃条件下)。计时器超时可通过外部电容器或通过出厂时编程的默认延迟设置进行编程。在开发过程中,可以通过 Enable 引脚或 SET 逻辑引脚将监视器禁用,从而避免出现不必要的监视器超时。

TPS3431 可提供小型 3.00mm x 3.00mm 8 引脚 VSON 封装。

#### 器件信息(1)

| 器件型号    | 封装       | 封装尺寸 (标称值)      |
|---------|----------|-----------------|
| TPS3431 | VSON (8) | 3.00mm × 3.00mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

# 标准化监视器超时 **(t<sub>WD</sub>)** 精度(**SET1 = 1**,**CWD = NC**)





# 目录

| 1 | 特性1                                  | 8  | Application and Implementation | 13        |
|---|--------------------------------------|----|--------------------------------|-----------|
| 2 | 应用 1                                 |    | 8.1 Application Information    | 13        |
| 3 | 说明 1                                 |    | 8.2 Typical Application        | 15        |
| 4 | 修订历史记录 2                             |    | 8.3 Programmable Application   | 17        |
| 5 | Pin Configuration and Functions      | 9  | Power Supply Recommendations   | 20        |
| 6 | Specifications4                      | 10 | Layout                         | 20        |
| • | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines         | 20        |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example            | <u>20</u> |
|   | 6.3 Recommended Operating Conditions | 11 | 器件和文档支持                        | 21        |
|   | 6.4 Thermal Information              |    | 11.1 器件支持                      | 21        |
|   | 6.5 Electrical Characteristics       |    | 11.2 文档支持                      | 21        |
|   | 6.6 Timing Requirements              |    | 11.3 接收文档更新通知                  | <u>21</u> |
|   | 6.7 Typical Characteristics 8        |    | 11.4 社区资源                      | 21        |
| 7 | Detailed Description 9               |    | 11.5 商标                        | 21        |
| - | 7.1 Overview 9                       |    | 11.6 静电放电警告                    | 21        |
|   | 7.2 Functional Block Diagram9        |    | 11.7 术语表                       | 21        |
|   | 7.3 Feature Description              | 12 | 机械、封装和可订购信息                    | 21        |
|   | 7.4 Device Functional Modes          |    |                                |           |

# 4 修订历史记录

| 日期      | 修订版本 | 说明     |
|---------|------|--------|
| 2018年7月 | *    | 初始发行版。 |



# 5 Pin Configuration and Functions



- (1) EN can also be left floating and is internally pulled-up to VDD
- (2) ENOUT can also be left floating or tied to  $\overline{\text{WDO}}$

## **Pin Functions**

| PIN I/O                                                                                                                                                                                                                                                                                                                                                                                       |     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                                                                                                                                                                                                                                                                                                          | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VDD                                                                                                                                                                                                                                                                                                                                                                                           | 1   | 1   | Supply voltage pin. For noisy systems, connecting a 0.1-μF bypass capacitor is recommended.                                                                                                                                                                                                                                                                                                                                                                             |
| CWD                                                                                                                                                                                                                                                                                                                                                                                           | 2   | I   | Programmable watchdog timeout input. The watchdog timeout is set by connecting a capacitor between this pin and ground. Connecting via a $10\text{-}k\Omega$ resistor to $V_{DD}$ or leaving unconnected further enables the selection of the preset watchdog timeouts; see the <i>CWD Functionality</i> section.  TheTPS3431 determines the watchdog timeout using Equation 1                                                                                          |
| EN 3 I Enable input pin. This pin is internally pulled up to V <sub>DD</sub> and must be logic high or left floating. When EN goes low, ENOUT goes logic low and WDI is ignored and WDO remains logic high. When EN goes logic high, EN goes high (asserts) after the watchdog reset delay time (t <sub>RST</sub> ). This pin can also be driven with an external public, or microcontroller. |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GND                                                                                                                                                                                                                                                                                                                                                                                           | 4   | _   | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SET1                                                                                                                                                                                                                                                                                                                                                                                          | 5   | 1   | Logic input. Grounding the SET1 pin disables the watchdog timer. SET1 and CWD select the watchdog timeouts; see the <i>SET1</i> section.                                                                                                                                                                                                                                                                                                                                |
| WDI                                                                                                                                                                                                                                                                                                                                                                                           | 6   | I   | Watchdog input. A falling edge must occur at WDI before the timeout $(t_{WD})$ expires. When the watchdog is not in use, the SET1 pin can be used to disable the watchdog. WDI is ignored when $\overline{WDO}$ is low (asserted) and when the watchdog is disabled. If the watchdog is disabled, WDI cannot be left unconnected and must be driven to either VDD or GND.                                                                                               |
| WDO                                                                                                                                                                                                                                                                                                                                                                                           | 7   | 0   | Watchdog open-drain active-low output. Connect $\overline{WDO}$ with a 1-k $\Omega$ to 100-k $\Omega$ resistor to the correct pull-up voltage rail (V <sub>PU</sub> ). $\overline{WDO}$ goes low (asserts) when a watchdog timeout occurs. When a watchdog timeout occurs, $\overline{WDO}$ goes low (asserts) for the watchdog reset delay time (t <sub>RST</sub> ). When EN goes low, $\overline{WDO}$ is in a high-impedance state and will be pulled to logic high. |
| ENOUT 8                                                                                                                                                                                                                                                                                                                                                                                       |     | 0   | Enable open-drain active-high output. Connect ENOUT with a 1-k $\Omega$ to 100-k $\Omega$ resistor to the correct pull-up voltage rail (V <sub>PU</sub> ). When EN goes logic high, ENOUT goes high impedance and pulls logic high (asserts) due to the external pull-up resistor after the watchdog reset delay time (t <sub>RST</sub> ). When EN is forced logic low, ENOUT goes low after 200 ns and remains logic low as long as EN is logic low.                   |
| Thermal pad                                                                                                                                                                                                                                                                                                                                                                                   |     | _   | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                                                                                                   |

# TEXAS INSTRUMENTS

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                    |                                                               | MIN  | MAX                      | UNIT |
|------------------------------------|---------------------------------------------------------------|------|--------------------------|------|
| Supply voltage range               | VDD                                                           | -0.3 | 7                        | V    |
| Output voltage range               | ENOUT, WDO                                                    | -0.3 | 7                        | V    |
| Voltage renges                     | SET1, WDI, EN                                                 | -0.3 | 7                        | V    |
| Voltage ranges                     | CWD                                                           | -0.3 | VDD + 0.3 <sup>(2)</sup> | V    |
| Output pin current                 | ENOUT, WDO                                                    |      | ±20                      | mA   |
| Input current (all pins)           |                                                               |      | ±20                      | mA   |
| Continuous total power dissipation |                                                               | See  | See                      |      |
|                                    | Operating junction, T <sub>J</sub> <sup>(3)</sup>             | -40  | 150                      |      |
| Temperature                        | Operating free-air temperature, T <sub>A</sub> <sup>(3)</sup> | -40  | 150                      | °C   |
|                                    | Storage, T <sub>stg</sub>                                     | -65  | 150                      |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Clastrostatia disebarra | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                                    | MIN     | NOM | MAX                 | UNIT |
|-------------------|----------------------------------------------------|---------|-----|---------------------|------|
| VDD               | Supply pin voltage                                 | 1.8     |     | 6.5                 | V    |
| V <sub>SET1</sub> | SET1 pin voltage                                   | 0       |     | 6.5                 | V    |
| C <sub>CWD</sub>  | Watchdog timing capacitor                          | 0.1 (1) |     | 1000 <sup>(1)</sup> | nF   |
| CWD               | Pullup resistor to VDD                             | 9       | 10  | 11                  | kΩ   |
| R <sub>PU</sub>   | Pullup resistor, ENOUT and $\overline{\text{WDO}}$ | 1       | 10  | 100                 | kΩ   |
| I <sub>EN</sub>   | EN pin current                                     |         |     | 10                  | mA   |
| I WDO             | Watchdog output current                            |         |     | 10                  | mA   |
| TJ                | Junction Temperature                               | -40     |     | 125                 | °C   |

<sup>(1)</sup> Using a  $C_{CWD}$  capacitor of 0.1 nF or 1000 nF gives a  $t_{WDU(typ)}$  of 62.74 ms or 77.45 seconds, respectively.

<sup>2)</sup> The absolute maximum rating is V<sub>DD</sub> + 0.3 V or 7.0 V, whichever is smaller.

<sup>(3)</sup>  $T_J = T_A$  as a result of the low dissipated power in this device.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



#### 6.4 Thermal Information

|                      |                                              | TPS3431    |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRB (VSON) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 50.7       |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 51.6       |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 25.8       | 0000 |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.3        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 25.8       |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.1        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

at 1.8 V  $\leq$  V<sub>DD</sub>  $\leq$  6.5 V over the operating temperature range of  $-40^{\circ}$ C  $\leq$  T<sub>J</sub>  $\leq$  +125°C (unless otherwise noted); the open-drain pullup resistors are 10 k $\Omega$ ; typical values are at T<sub>J</sub> = 25°C

|                                               | PARAMETER                           | TEST CONDITIONS                       | MIN                 | TYP  | MAX                 | UNIT |
|-----------------------------------------------|-------------------------------------|---------------------------------------|---------------------|------|---------------------|------|
| GENERAL (                                     | CHARACTERISTICS                     |                                       |                     |      |                     |      |
| V <sub>DD</sub> <sup>(1)</sup> <sup>(2)</sup> | Supply voltage                      |                                       | 1.8                 |      | 6.5                 | V    |
| I <sub>DD</sub>                               | Supply current                      |                                       |                     | 10   | 19                  | μA   |
| V <sub>POR</sub> (3)                          | Power-on reset voltage              | V <sub>OL(MAX)</sub> = 0.25 V         |                     |      | 0.8                 | V    |
| WINDOW W                                      | ATCHDOG FUNCTION                    |                                       |                     |      |                     |      |
| I <sub>EN</sub>                               | EN pin internal pullup current      | V <sub>EN</sub> = 0V                  | 500                 | 620  | 700                 | nA   |
| $I_{\text{CWD}}$                              | CWD pin charge current              | CWD = 0.5 V                           | 337                 | 375  | 413                 | nA   |
| $V_{CWD}$                                     | CWD pin threshold voltage           |                                       | 1.192               | 1.21 | 1.228               | V    |
| $V_{OL}$                                      | ENOUT, WDO output low               | VDD = 5 V, I <sub>SINK</sub> = 3 mA   |                     |      | 0.4                 | V    |
| $I_D$                                         | ENOUT, WDO output leakage current   | VDD = 1.8 V, V <sub>WDO</sub> = 6.5 V |                     |      | 1                   | μΑ   |
| $V_{IL}$                                      | Low-level input voltage (EN, SET1)  |                                       |                     |      | 0.25                | V    |
| $V_{IH}$                                      | High-level input voltage (EN, SET1) |                                       | 0.8                 |      |                     | V    |
| $V_{IL(WDI)}$                                 | Low-level input voltage (WDI)       |                                       |                     |      | $0.3 \times V_{DD}$ | V    |
| V <sub>IH(WDI)</sub>                          | High-level input voltage (WDI)      |                                       | $0.8 \times V_{DD}$ |      |                     | V    |

- When  $V_{DD}$  falls below  $VDD_{MIN}$ , WDI is ignored and ENOUT is driven low During power-on,  $V_{DD}$  must be a minimum 1.8 V for at least 300  $\mu$ s before WDI is active and ENOUT is high impedance. When  $V_{DD}$  falls below  $V_{POR}$ , WDI and ENOUT is undefined.



# TEXAS INSTRUMENTS

# 6.6 Timing Requirements

|                       |                              |                                                        | MIN  | TYP      | MAX      | UNIT |
|-----------------------|------------------------------|--------------------------------------------------------|------|----------|----------|------|
| GENERAL               |                              |                                                        |      |          |          |      |
| t <sub>INIT</sub>     | CWD, CRST pin evaluation     | on period                                              |      | 381      |          | μs   |
|                       | EN, SET1 pin setup time      |                                                        |      | 1        |          | μs   |
|                       | Startup delay <sup>(1)</sup> |                                                        |      | 300      |          | μs   |
| DELAY FU              | NCTION                       |                                                        |      |          |          |      |
| t <sub>EN_ENOUT</sub> | EN to ENOUT delay            |                                                        |      | 200      |          | ns   |
| t <sub>RST</sub>      | Watchdog reset delay         |                                                        | 170  | 200      | 230      | ms   |
| WINDOW \              | WATCHDOG FUNCTION            |                                                        |      |          |          |      |
|                       |                              | CWD = NC, SET1 = 1                                     | 1360 | 1600     | 1840     | ms   |
|                       | NA                           | CWD = 10 k $\Omega$ to VDD, SET1 = 1                   | 170  | 200      | 230      | ms   |
| $t_{WD}$              | Watchdog timeout             | CWD = NC, SET1 = 0                                     |      | Watchdog | disabled |      |
|                       |                              | CWD = 10 k $\Omega$ to VDD, SET1 = 0                   |      | Watchdog | disabled |      |
| t <sub>WD-setup</sub> | Setup time required for de   | evice to respond to changes on WDI after being enabled |      | 150      |          | μs   |
| -                     | Minimum WDI pulse duration   |                                                        |      | 50       |          | ns   |
| t <sub>WD-del</sub>   | WDI to WDO delay             |                                                        |      | 50       |          | ns   |

(1) During power-on,  $V_{DD}$  must be a minimum 1.8 V for at least 300  $\mu s$  before WDI is active and ENOUT is high impedance.



(1) See <a>₹ 2</a> for WDI timing requirements.

图 1. Timing Diagram





图 2. Watchdog Timing Diagram

# TEXAS INSTRUMENTS

## 6.7 Typical Characteristics

all typical characteristics curves are taken at 25°C with 1.8 V ≤ VDD ≤ 6.5 V (unless other wise noted)





# 7 Detailed Description

#### 7.1 Overview

www.ti.com.cn

The TPS3431 is a standard programmable watchdog timer with enable/disable feature. This device includes a precision watchdog timer that achieves 15% timing accuracy over the specified temperature range of -40°C to +125°C.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

# 7.3.1 Enable Input (EN) and Enable Output (ENOUT)

The Enable (EN) input allows a processor or other logic circuits to initiate a single cycle watchdog reset by momentarily bringing Enable low, or a permanent disable by keeping Enable low. After EN goes to a logic high and  $V_{DD}$  is above  $V_{DD \ (min)}$ , ENOUT and  $\overline{WDO}$  go logic high after the watchdog reset delay time ( $t_{RST}$ ). If EN is not controlled externally, then EN can either be connected to  $V_{DD}$  or left floating because the EN pin is internally pulled up to VDD. When EN is forced logic low, ENOUT goes low after a propagation delay of 200 ns and  $\overline{WDO}$  goes high impedance and pulls to logic high due to the external pull-up resistor. Because  $\overline{WDO}$  and ENOUT are both open-drain outputs, these outputs can be tied together to create an OR logic function so that if either output pulls down to logic low, the other will also pull down logic low.

#### 7.3.2 Watchdog Mode

This section provides information for the watchdog mode of operation.

# TEXAS INSTRUMENTS

### Feature Description (接下页)

#### 7.3.2.1 CWD

The CWD pin provides the user the functionality of both high-precision, factory-programmed watchdog timing options and user-programmable watchdog timing. The TPS3431 features three options for setting the watchdog timer: connecting a capacitor to the CWD pin, connecting a pull-up resistor to VDD, and leaving the CWD pin unconnected. The configuration of the CWD pin is evaluated by the device every time  $V_{DD}$  rises above  $V_{DD \ (min)}$ . The pin evaluation is controlled by an internal state machine that determines which option is connected to the CWD pin. The sequence of events typically takes 381  $\mu$ s ( $t_{INIT}$ ) to determine if the CWD pin is left unconnected, pulled-up through a resistor, or connected to a capacitor. If the CWD pin is being pulled up to VDD, a 10-k $\Omega$  resistor is required.

#### 7.3.2.2 Watchdog Input WDI

WDI is the watchdog timer input that controls the  $\overline{\text{WDO}}$  output. The WDI input is triggered by the falling edge of the input signal. To ensure proper functionality of the watchdog timer, always issue the WDI pulse before  $t_{\text{WDO}(\text{min})}$ . If the pulse is issued in this region, then  $\overline{\text{WDO}}$  remains unasserted. Otherwise, the device asserts  $\overline{\text{WDO}}$ , putting the  $\overline{\text{WDO}}$  pin into a low-impedance state therefore  $\overline{\text{WDO}}$  will be logic low.

The watchdog input (WDI) is a digital pin. To ensure there is no increase in  $I_{DD}$ , drive the WDI pin to either VDD or GND at all times. Putting the pin to an intermediate voltage can cause an increase in supply current ( $I_{DD}$ ) because of the architecture of the digital logic gates. When EN is logic low, the watchdog is disabled and all signals input to WDI are ignored. When EN is logic high, the device resumes normal operation and no longer ignores the signal on WDI. If the watchdog is disabled, drive the WDI pin to either VDD or GND.  $\boxtimes$  8 shows the valid region for a WDI pulse to be issued to prevent  $\boxtimes$  7 from being triggered and pulled low.



图 8. Watchdog Timing Diagram



# Feature Description (接下页)

#### 7.3.2.3 Watchdog Output WDO

The TPS3431 features an active-low open-drain watchdog <u>outp</u>ut that asserts when a pulse on WDI fails to arrive within the watchdog <u>timeout</u>. When EN is logic high, the WDO signal maintains normal operation. When the EN pin is logic low, the WDO pin goes to a high-impedance state and pulls logic high due to the external pull-up resistor. Because WDO and ENOUT are both open-drain outputs, these outputs can be tied together to create an OR logic function so that if either output pulls down to logic low, the other will also pull down logic low.

#### 7.3.2.4 SET1

The SET1 pin can enable and disable the watchdog timer and should be used when disabling the watchdog timer for longer than one watchdog reset cycle. If SET1 is set to GND, the watchdog timer is disabled and WDI is ignored. If the watchdog timer is disabled, drive the WDI pin to either GND or VDD to ensure that there is no increase in I<sub>DD</sub>. When SET1 is logic high, the watchdog operates normally. The SET1 pin can be changed dynamically; however, if the watchdog is going from disabled to enabled there is a 150 µs setup time where the watchdog does not respond to changes on WDI, as shown in 89 9. Note: disabling using SET1 pin causes a delay defined by the fixed 150-us setup time when enabling again.



图 9. Enabling and Disabling the Watchdog

#### 7.4 Device Functional Modes

表 1 summarizes the functional modes of the TPS3431.

| AX I. DEVICE FUIICIIDIIAI MIDUE | 表: | 1. | <b>Device</b> | <b>Functional</b> | Modes |
|---------------------------------|----|----|---------------|-------------------|-------|
|---------------------------------|----|----|---------------|-------------------|-------|

| $V_{DD}$                              | EN   | ENOUT | WDI                                              | WDO  |
|---------------------------------------|------|-------|--------------------------------------------------|------|
| $V_{DD} < V_{POR}$                    |      |       |                                                  |      |
| $V_{POR} \le V_{DD} < V_{DD(min)}$    |      | Low   | Ignored                                          | High |
| $V_{DD} > V_{DD \text{ (min)}}^{(1)}$ | High | High  | t <sub>PULSE</sub> <<br>t <sub>WD(min)</sub> (2) | High |
| $V_{DD} > V_{DD \text{ (min)}}^{(1)}$ | High | High  | t <sub>PULSE</sub> > t <sub>WD(min)</sub> (2)    | Low  |
| $V_{DD} > V_{DD \text{ (min)}}^{(1)}$ | Low  | Low   | Ignored                                          | High |

<sup>(1)</sup>  $V_{DD}$  must be above  $V_{DD (min)}$  for longer than 300  $\mu$ s.

<sup>(2)</sup> Where t<sub>pulse</sub> is the time between the falling edges on WDI.



#### 7.4.1 $V_{DD}$ is Below $V_{POR}$ ( $V_{DD} < V_{POR}$ )

When  $V_{DD}$  is less than  $V_{POR}$ ,  $\overline{WDO}$  is undefined and can be either high or low. The state of  $\overline{WDO}$  largely depends on the load that the  $\overline{WDO}$  pin is experiencing.

# 7.4.2 Above Power-On-Reset, But Less Than $V_{DD(min)}$ ( $V_{POR} \le V_{DD} < V_{DD(min)}$ )

When the voltage on  $V_{DD}$  is less than  $V_{DD(min)}$ , and greater than or equal to  $V_{POR}$ , the  $\overline{WDO}$  signal is asserted (logic low). When EN is logic low, the watchdog output  $\overline{WDO}$  is in a high-impedance state and logic low regardless of the WDI signal that is input to the device.

# 7.4.3 Normal Operation $(V_{DD} \ge V_{DD(min)})$

When  $V_{DD}$  is greater than or equal to  $V_{DD(min)}$  and EN is logic high, the  $\overline{WDO}$  signal is determined by WDI. When WDI is within the watchdog timeout, the internal MOSFET turns off and WDO is pulled high through external pull-up resistor. When WDI is not within the watchdog timeout, the internal MOSFET turns on and  $\overline{WDO}$  is pulled to logic low. When EN is logic low, ENOUT goes to logic low and  $\overline{WDO}$  goes to a high-impedance state and pulls to logic high due to the external pull-up resistor.



8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The following sections describe in detail proper device implementation, depending on the final application requirements.

## 8.1.1 CWD Functionality



图 10. CWD Charging Circuit

#### 8.1.1.1 Factory-Programmed Timing Options

If using the factory-programmed timing options (listed in  $\frac{1}{8}$  2), the CWD pin must either be unconnected or pulled up to VDD through a 10-kΩ pull-up resistor. Using these options enables high-precision, 15% accurate watchdog timing.

|                      |      | , ,          | •    |      |      |
|----------------------|------|--------------|------|------|------|
| INF                  | PUT  | STANDARD WAT | UNIT |      |      |
| CWD                  | SET1 | MIN TYP      |      | MAX  | UNII |
| NC                   | 0    | Wa           |      |      |      |
| NC                   | 1    | 1360         | 1600 | 1840 | ms   |
| 10 k $\Omega$ to VDD | 0    | Wa           |      |      |      |
| 10 k $\Omega$ to VDD | 1    | 170          | 200  | 230  | ms   |

表 2. Factory Programmed Watchdog Timing

# TEXAS INSTRUMENTS

### Application Information (接下页)

#### 8.1.1.2 CWD Adjustable Capacitor Watchdog Timeout

Adjustable capacitor timing is achievable by connecting a capacitor to the CWD pin. If a capacitor is connected to CWD, then a 375-nA, constant-current source charges  $C_{CWD}$  until  $V_{CWD}$  = 1.21 V. 表 3 shows how to calculate  $t_{WD}$  using 公式 1 and the SET1 pin. The TPS3431 determines the watchdog timeout with the formulas given in 公式 1, where  $C_{CWD}$  is in nanofarads and  $t_{WD}$  is in milliseconds.

$$t_{WD}(ms) = 77.4 \times C_{CWD}(nF) + 55 (ms)$$
 (1)

The TPS3431 is designed and tested using  $C_{CWD}$  capacitors between 100 pF and 1  $\mu$ F. Note that 公式 1 is for ideal capacitors and capacitor tolerances vary the actual device timing. For the most accurate timing, use ceramic capacitors with COG dielectric material. If a  $C_{CWD}$  capacitor is used, 公式 1 can be used to set  $t_{WD}$  for the watchdog timeout. 表 4 shows the minimum and maximum calculated  $t_{WD}$  values using an ideal capacitor.

### 表 3. Programmable CWD Timing

| INF              | PUT  | WATCHDOO               | LINIT                |                        |      |  |  |
|------------------|------|------------------------|----------------------|------------------------|------|--|--|
| CWD              | SET1 | MIN                    | TYP                  | MAX                    | UNIT |  |  |
| C <sub>CWD</sub> | 0    | Wate                   | Watchdog disabled    |                        |      |  |  |
| C <sub>CWD</sub> | 1    | t <sub>WD</sub> × 0.85 | t <sub>WD</sub> 公式 1 | t <sub>WD</sub> × 1.15 | ms   |  |  |

#### 表 4. two Values for Common Ideal Capacitor Values

|                  | WATCHDOO           |       | LINIT              |      |
|------------------|--------------------|-------|--------------------|------|
| C <sub>CWD</sub> | MIN <sup>(1)</sup> | TYP   | MAX <sup>(1)</sup> | UNIT |
| 100 pF           | 53.33              | 62.74 | 72.15              | ms   |
| 1 nF             | 112.5              | 132.4 | 152.3              | ms   |
| 10 nF            | 704.7              | 829   | 953.4              | ms   |
| 100 nF           | 6626               | 7795  | 8964               | ms   |
| 1 μF             | 65837              | 77455 | 89073              | ms   |

<sup>(1)</sup> The minimum and maximum values are calculated using an ideal capacitor.



### 8.2 Typical Application



Copyright © 2018, Texas Instruments Incorporated

- (1) EN can also be left floating and is internally pulled-up to VDD
- (2) ENOUT can also be left floating or tied to WDO

图 11. Monitoring a Microcontroller with Standard Watchdog Timer

#### 8.2.1 Design 1 Requirements

| PARAMETER                          | DESIGN REQUIREMENT                            | DESIGN RESULT                                                             |
|------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|
| Output logic voltage               | 3.3V Open-Drain                               | 3.3V Open-Drain                                                           |
| Watchdog Timeout                   | Leave CWD disconnected: 1.6 seconds (typical) | $t_{WD(min)}$ = 1360 ms, $t_{WD(TYP)}$ = 1600 ms, $t_{WD(max)}$ = 1840 ms |
| Maximum device current consumption | 35 μΑ                                         | 33 μA when WDO is asserted                                                |

#### 8.2.2 Detailed Design 1 Procedure

#### 8.2.2.1 Calculating WDO Pullup Resistor Design 1

The TPS3431 uses an open-drain configuration for the WDO circuit, as shown in  $\boxtimes$  12. When the internal MOSFET is off, the external pull-up resistor pulls the drain of the transistor to VDD and when the MOSFET is turned on, the MOSFET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below the maximum value.

To choose the proper pull-up resistor, there are three key specifications to keep in mind: the pull-up voltage  $(V_{PU})$ , the recommended maximum WDO pin current  $(I_{\overline{WDO}})$ , and  $V_{OL}$ .

The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $I_{\overline{WDO}}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 3.3 V, a resistor must be chosen to keep  $I_{\overline{WDO}}$  below 35  $\mu A$  because this value is the maximum consumption current allowed. To ensure this specification is met, a pull-up resistor value of 100  $k\Omega$  was selected, which sinks a maximum of 33  $\mu A$  when  $\overline{WDO}$  is asserted.



图 12. WDO Open-Drain Configuration

# TEXAS INSTRUMENTS

#### 8.2.2.2 Setting the Watchdog Design 1

As illustrated in  $\[mu]$  10 there are three options for setting the watchdog timer. The design specifications in this application allow for a factory-programmed timing option by leaving CWD floating. To ensure proper functionality, a falling edge must be issued before  $t_{WD(min)}$  with is set for 1.36 seconds when CWD is not connected.  $\[mu]$  17 illustrates that a WDI signal with a period of 1 second keeps  $\[mu]$  WDO from asserting.

 $\boxtimes$  13 shows  $\overline{\text{WDO}}$  asserting when the WDI signal has a period longer than  $t_{\text{WD(max)}}$  which is 1.84 seconds when CWD is not connected.  $\boxtimes$  14 shows a watchdog fault caused by missing WDI pulse followed by correct timing WDI pulses to deactivate  $\overline{\text{WDO}}$ .

## 8.2.3 Application Curves Design 1

Unless otherwise stated, application curves were taken at  $T_A = 25$ °C.





#### 8.3 Programmable Application



Copyright © 2018, Texas Instruments Incorporated

图 15. Monitoring the Supply Voltage and Watchdog Supervision of a Microcontroller

#### 8.3.1 Design 2 Requirements

| PARAMETER                                  | DESIGN REQUIREMENT                                                                 | DESIGN RESULT                                                                                  |
|--------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Watchdog disable for initialization period | Watchdog must remain disabled for 5 seconds until logic enables the watchdog timer | 5.02 seconds (typ)                                                                             |
| Programmable disable feature               | Microcontroller controls SET1 on TPS3431 via a GPIO                                | The Microcontroller can disable TPS3431 via SET1 and thus disable the watchdog for any reason. |
| Output logic voltage                       | 1.8-V Open-Drain                                                                   | 1.8V Open-Drain                                                                                |
| Monitored rail (TPS3890)                   | 1.8 V with a 5% threshold and 1% accuracy                                          | Worst-case V <sub>ITN</sub> = 1.714 V - 4.7%                                                   |
| Watchdog timeout (TPS3431)                 | 265 ms typical                                                                     | $t_{WD(min)}$ = 213 ms, $t_{WD(TYP)}$ = 264 ms, $t_{WD(max)}$ = 319 ms                         |
| Maximum device current consumption         | 50 µA                                                                              | 37 μA when WDO is asserted                                                                     |

#### 8.3.2 Detailed Design 2 Procedure

## 8.3.2.1 Calculating WDO Pullup Resistor Design 2

The TPS3431 uses an open-drain configuration for the  $\overline{WDO}$  circuit. When the internal MOSFET is off, the external pull-up resistor pulls the drain of the transistor to VDD and when the MOSFET is turned on, the MOSFET attempts to pull the drain to ground, thus creating an effective resistor divider. The resistors in this divider must be chosen to ensure that  $V_{OL}$  is below the maximum value. To choose the proper pull-up resistor, there are three key specifications to keep in mind: the pull-up voltage ( $V_{PU}$ ), the recommended maximum  $\overline{WDO}$  pin current ( $\overline{I_{WDO}}$ ), and  $V_{OL}$ . The maximum  $V_{OL}$  is 0.4 V, meaning that the effective resistor divider created must be able to bring the voltage on the reset pin below 0.4 V with  $\overline{I_{WDO}}$  kept below 10 mA. For this example, with a  $V_{PU}$  of 1.8 V, a resistor must be chosen to keep  $\overline{I_{WDO}}$  below 50  $\mu$ A because this value is the maximum consumption current allowed. To ensure this specification is met, a pull-up resistor value of 100 k $\Omega$  was selected, which sinks a maximum of 18  $\mu$ A when  $\overline{WDO}$  is asserted.

#### 8.3.2.2 Setting the Watchdog Design 2

As illustrated in 图 10 there are three options for setting the watchdog timer. The design specifications in this application require the programmable timing option (external capacitor connected to CWD). When a capacitor is connected to the CWD pin, the watchdog timer is governed by 公式 1. This equation estimation is only valid for ideal capacitors and any temperature or voltage derating must be accounted for separately.

$$C_{CWD}$$
 (nF) =  $(t_{WD}(ms) - 55) / 77.4 = (265 - 55) / 77.4 = 2.71$  nF (2)

The nearest standard capacitor value is 2.7 nF. Selecting 2.7 nF for the C<sub>CWD</sub> capacitor gives the following minimum and maximum timing parameters:

$$t_{WD(MIN)} = 0.85 \times t_{WD(TYP)} = 0.85 \times (77.4 \times 2.7 + 55) = 224.383 \text{ ms}$$
 (3)

$$t_{WD(MAX)} = 1.15 \times t_{WD(TYP)} = 1.15 \times (77.4 \times 2.7 + 55) = 303.577 \text{ ms}$$
 (4)

#### 8.3.2.3 Watchdog Disabled During Initialization Period Design 2

The watchdog is often needed to be disabled during startup to allow for an initialization period. When the initialization period is over, the watchdog timer is turned back on to allow the microcontroller to be monitored by the TPS3431. To achieve this setup, EN on TPS3431 is controlled by TPS3890 supervisor. In this application, the TPS3890 was chosen to monitor VDD as well, which means that the RESET on the TPS3890 stays low until VDD rises above VITN. When VDD comes up, the delay time can be adjusted through the CT capacitor on the TPS3890. With this approach, the RESET delay can be adjusted from a minimum of 25  $\mu s$  to a maximum of 30 seconds. For this design, a typical delay of 5 seconds is needed before the watchdog timer is enabled. The CT capacitor calculation (see the TPS3890 data sheet) yields an ideal capacitance of 4.67  $\mu F$ , giving a closest standard ceramic capacitor value of 4.7  $\mu F$ . When connecting a 4.7  $\mu F$  capacitor from CT to GND, the typical delay time is 5 seconds. 8 16 shows that when the watchdog is disabled, the WDO output remains high. However when SET1 goes high and there is no WDI signal, WDO begins to assert. See the TPS3890 datasheet for detailed information on the TPS3890. The ENOUT pin on the TPS3431 reflects the status of the EN pin and can be connected to the microcontroller for monitoring or can be left floating if not being used. When the TPS3431 is disabled, ENOUT is logic low and WDO is logic high so the user can also tie ENOUT to WDO to force WDO to logic low when TPS3431 is disabled.

#### 8.3.2.4 Programmable Disable Feature Design 2

The watchdog is often needed to be disabled during operation to prevent false watchdog faults. When the watchdog is disabled, all pulses or lack of pulses on WDI are ignored and WDO is high impedance as shown in 18. When the watchdog is re-enabled, the watchdog timer is turned back on after a watchdog start-up delay of 150 µs to allow the microcontroller to be monitored by the TPS3431. To achieve this setup, SET1 on TPS3431 is controlled by a GPIO on the microcontroller and must be logic high to enable to watchdog. To disable the watchdog, the microcontroller sets the GPIO connected to SET1 to logic low. To re-enable the watchdog, the microcontroller sets the GPIO connected to SET1 back to logic high. This configuration is useful when another device or signal is already using the EN pin on TPS3431, and a programmable disable feature with minimal delay upon enable is still required. When the watchdog is disabled using SET1 instead of EN, ENOUT remains unaffected which is useful when needing to disable the watchdog but not causing another device connected to ENOUT to be disabled.



# 8.3.3 Application Curves Design 2

Unless otherwise stated, application curves were taken at  $T_A = 25$ °C.



# TEXAS INSTRUMENTS

## 9 Power Supply Recommendations

This device is designed to operate from an input supply with a voltage range between 1.8 V and 6.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin.

## 10 Layout

## 10.1 Layout Guidelines

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1-µF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CWD</sub> capacitor or pull-up resistor is used, place these components as close as possible to the CWD pin.
   If the CWD pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin.
- Place the pull-up resistor on WDO as close to the pin as possible.

### 10.2 Layout Example



- O Denotes a via
- (1) EN can also be left floating and is internally pulled-up to VDD
- (2) ENOUT can also be left floating or tied to WDO

图 19. TPS3431 Recommended Layout



11 器件和文档支持

# 11.1 器件支持

www.ti.com.cn

### 11.2 文档支持

## 11.2.1 相关文档

请参阅如下相关文档:

- 《TPS3890 延迟可编程的低静态电流、1% 精密监控器》(文献编号: SLVSD65)
- 《TPS3431EVM-780 评估模块》(文献编号: SBVU033)

## 11.3 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.4 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 静电放电警告

ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TPS3431SDRBR     | ACTIVE | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 431DD                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 27-Jul-2018

# TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3431SDRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 27-Jul-2018



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3431SDRBR | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司