DRV8837, DRV8838 # ZHCSA67C -JUNE 2012-REVISED FEBRUARY 2014 # DRV883x 低压 H 桥驱动器 ## 特性 - H 桥电机驱动器 - 驱动一个直流电机或其他负载 - 低金属氧化物半导体场效应晶体管 (MOSFET) 导通电阻: 高侧 + 低侧 (HS + LS) 280mΩ - 1.8A 最大驱动电流 - 独立的电机和逻辑电源引脚: - 电机 VM: 0 至 11V - 逻辑 VCC: 1.8 至 7V - 脉宽调制 (PWM) 或 PH/EN 接口 - DRV8837: 脉宽调制 (PWM), IN1/IN2 - DRV8838: PH/EN - 具有 120nA 最大睡眠电流的低功耗睡眠模式 - nSLEEP 引脚 - 小型封装尺寸 - 8 超薄小外形尺寸封装 (WSON) (PowerPAD™) - 2.0mm $\times$ 2.0mm - 保护特性 - VCC 欠压闭锁 (UVLO) - 过流保护 (OCP) - 热关断 (TSD) ## 2 应用范围 - 摄像机 - 数字单镜头反光 (DSLR) 镜头 - 消费类产品 - 玩具 - 机器人技术 - 医疗设备 ## 3 说明 DRV883x 为摄像机、消费类产品、玩具和其它低电压 或者电池供电的运动控制类应用提供了一个集成的电机 驱动器解决方案。 此器件能够驱动一个直流电机或其 他诸如螺线管的器件。 输出驱动器块由一个配置为 H 桥的 N 通道功率 MOSFET 组成,以驱动电机绕组。 一个内部电荷泵生成所需的栅极驱动电压。 DRV883x 能够提供高达 1.8A 的输出电流。 它运行在 0至 11V 之间的电机电源电压,以及 1.8V 至 7.0V 范 围内的器件电源电压上。 DRV8837 具有一个 PWM (IN/IN) 输入接 口; DRV8837 具有一个 PH/EN 输入接口(此处应为 DRV8838 具有一个 PH/EN 输入接口)。 这两个接口 都与行业标准器件兼容。 还提供用于过流保护、短路保护、欠压闭锁和过热保护 的内部关断功能。 ### 器件信息 | 订货编号 | 封装 | 封装尺寸 | |-------------|----------|---------------| | DRV8837DSGR | WSON (8) | 2.0mm x 2.0mm | | DRV8838DSGR | WSON (8) | 2.0mm x 2.0mm | | 714 | |-----| | 7 | | 1 | 特性 | 7.3 Feature Description | 11 | |---|----------------------------------------|--------------------------------------|-------------| | - | | 7.4 Device Functional Modes | | | 2 | 应用范围 1 | | | | 3 | 说明1 | 8 Applications and Implementation | | | 4 | 修订历史记录 2 | 8.1 Application Information | 13 | | 5 | Terminal Configuration and Functions 3 | 8.2 Typical Applications | 13 | | 6 | Specifications4 | 9 Power Supply Recommendation | ıs 15 | | • | 6.1 Absolute Maximum Ratings 4 | 10 Layout | 16 | | | 6.2 Handling Ratings4 | 10.1 Layout Guidelines | 16 | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example | 16 | | | 6.4 Thermal Information | 11 Device and Documentation Sup | port 17 | | | 6.5 Electrical Characteristics | 11.1 Related Links | 17 | | | 6.6 Timing Requirements | 11.2 Trademarks | 17 | | | 6.7 Typical Characteristics 8 | 11.3 Electrostatic Discharge Caution | ı <u>17</u> | | 7 | Detailed Description9 | 11.4 Glossary | 17 | | - | 7.1 Overview 9 | 12 机械封装和可订购信息 | 18 | | | 7.2 Functional Block Diagram9 | | | | | | | | # 4 修订历史记录 NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | nanges from Revision B (December 2013) to Revision C | Page | |----------|----------------------------------------------------------------------------------------------------------|------| | • | 已添加 DRV8838 器件信息、技术规格和时序图 | | | • | 已添加器件信息表 | 1 | | • | 已添加一个 PWM 接口图 | | | • | Added more information to the Detailed Description and moved information from the Functional Description | 9 | | • | Added functional block diagram for DRV8838 | 10 | | • | Added the Applications and Implementation section | 13 | | <u>•</u> | Added Power Supply Recommendations, Layout, Device and Documentation Support, and Packaging sections | 15 | | CI | hanges from Revision A (August 2012) to Revision B | Page | | • | 已更改 特性部分 | | | • | Changed Recommended Operating Conditions | 4 | | • | Changed Electrical Characteristics section | F | # 5 Terminal Configuration and Functions ## DRV8837 DSG - WSON (Top View) ### DRV8838 DSG - WSON (Top View) ### **Terminal Descriptions** | TERMINAL | | TYPE | DESCRIPTION | | | | |------------------------------------------------------------------------------------------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NUMBER | ITPE | DESCRIPTION | | | | | POWER AND | POWER AND GROUND | | | | | | | GND | 4 | PWR | Device ground Must be connected to ground | | | | | VCC 8 PWR Logic Power supply Bypass to GND with a 0.1-µF ceramic capacitor rated for VCC | | | | | | | | VM 1 PWR | | PWR | Motor power supply Bypass to GND with a 0.1-µF ceramic capacitor rated for VM | | | | | CONTROL | | | | | | | | IN1/PH | 6 | I | IN1 or PHASE input See Detailed Description for more information | | | | | IN2/EN | 5 | ı | IN2 or ENABLE input | | | | | nSLEEP 7 I | | I | Sleep mode input Logic low puts the device in low-power sleep mode; logic high for normal operation; internal pulldown resistor | | | | | OUTPUT | OUTPUT | | | | | | | OUT1 | 2 | 0 | Motor output | | | | | | | 0 | Connect to motor winding | | | | ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup> | | MIN | MAX | UNIT | |---------------------------------------------------------------|--------------------|-----|------| | Motor power supply voltage range (VM) | -0.3 | 12 | V | | Logic power supply voltage range (VCC) | -0.3 | 7 | V | | Control pin voltage range (IN1, IN2, PH, EN, nSLEEP) | -0.5 | 7 | V | | Peak drive current (OUT1, OUT2) | Internally limited | | А | | T <sub>J</sub> , operating virtual junction temperature range | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 Handling Ratings over operating free-air temperature range (unless otherwise noted) | | | MIN MA | UNIT | |------------------|---------------------------|-------------------|------| | T <sub>stg</sub> | Storage temperature range | <del>-60</del> 15 | | ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|----------------------------------|-----|-----|------| | VM | Motor power supply voltage range | 0 | 11 | V | | VCC | Logic power supply voltage range | 1.8 | 7 | V | | I <sub>OUT</sub> | Motor peak current | 0 | 1.8 | Α | | f <sub>PWM</sub> | Externally applied PWM frequency | 0 | 250 | kHz | | $V_{LOGIC}$ | Logic level input voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating ambient temperature | -40 | 85 | °C | <sup>(1)</sup> Power dissipation and thermal limits must be observed. #### 6.4 Thermal Information over operating free-air temperature range (unless otherwise noted) | | THERMAL METRIC <sup>(1)</sup> | DRV8837, DRV8838 | UNIT | |-------------------------------------|-----------------------------------------------------------|--------------------|--------| | | THERMAL METRIC | WSON (8 TERMINALS) | UNII | | $\Theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 60.9 | | | $\Theta_{JC(TOP)}$ | Junction-to-case (top) thermal resistance (3) | 71.4 | | | $\Theta_{JB}$ | Junction-to-board thermal resistance <sup>(4)</sup> | 32.2 | °C 44/ | | $\Psi_{JT}$ | Junction-to-top characterization parameter <sup>(5)</sup> | 1.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter (6) | 32.8 | | | $\Theta_{\text{JC}(\text{BOTTOM})}$ | Junction-to-case (bottom) thermal resistance (7) | 9.8 | | <sup>(1)</sup> For more information about traditional and new thermal limits, see the IC Package Thermal Metrics Report, SPRA953. <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. <sup>(3)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. <sup>(4)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. <sup>(5)</sup> The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). <sup>(6)</sup> The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). <sup>(7)</sup> The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. # 6.5 Electrical Characteristics $T_A = 25$ °C, over recommended operating conditions unless otherwise noted | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------|------------------------------------------------------------------------|------------|------------|-----------|------| | POWER | SUPPLIES (VM, VCC) | , | | | <u>'</u> | | | VM | VM operating voltage | | 0 | | 11 | V | | | | VM = 5 V; VCC = 3 V;<br>No PWM | | 40 | 100 | μΑ | | I <sub>VM</sub> | VM operating supply current | VM = 5 V; VCC = 3 V;<br>50 kHz PWM | | 0.8 | 1.5 | mA | | $I_{\text{VMQ}}$ | VM sleep mode supply current | VM = 5 V; VCC = 3 V;<br>nSLEEP = 0 | | 30 | 95 | nA | | VCC | VCC operating voltage | | 1.8 | | 7 | V | | | VCC operating cumply current | VM = 5 V; VCC = 3 V;<br>No PWM | | 300 | 500 | μΑ | | I <sub>VCC</sub> | VCC operating supply current | VM = 5 V; VCC = 3 V;<br>50 kHz PWM | | 0.7 | 1.5 | mA | | I <sub>VCCQ</sub> | VCC sleep mode supply current | VM = 5 V; VCC = 3 V;<br>nSLEEP = 0 | | 5 | 25 | nA | | CONTRO | OL INPUTS (IN1/PH, IN2/EN, nSLEE | EP) | | | | | | $V_{IL}$ | Input logic low voltage | | 0.25 × VCC | 0.38 × VCC | | V | | $V_{\text{IH}}$ | Input logic high voltage | | | 0.46 × VCC | 0.5 × VCC | V | | $V_{HYS}$ | Input logic hysteresis | | | 0.08 × VCC | | mV | | I <sub>IL</sub> | Input logic low current | $V_{IN} = 0 V$ | -5 | | 5 | μΑ | | | | V <sub>IN</sub> = 3.3 V | | | 50 | μΑ | | I <sub>IH</sub> | Input logic high current | V <sub>IN</sub> = 3.3 V, DRV8838 nSLEEP pin | | 60 | | μΑ | | Б | Dellateres | | | 100 | | kΩ | | $R_{PD}$ | Pulldown resistance | DRV8838 nSLEEP pin | | 55 | | kΩ | | MOTOR | DRIVER OUTPUTS (OUT1, OUT2) | | | | • | | | R <sub>DS(ON)</sub> | HS + LS FET on-resistance | VM = 5 V; VCC = 3 V;<br>I <sub>O</sub> = 800 mA; T <sub>J</sub> = 25°C | | 280 | 330 | mΩ | | I <sub>OFF</sub> | Off-state leakage current | V <sub>OUT</sub> = 0 V | -200 | | 200 | nA | | PROTEC | CTION CIRCUITS | • | | | | | | V | VCC under reltere le dreut | VCC falling | | | 1.7 | V | | $V_{UVLO}$ | VCC undervoltage lockout | VCC rising | | | 1.8 | | | I <sub>OCP</sub> | Overcurrent protection trip level | | 1.9 | | 3.5 | Α | | t <sub>DEG</sub> | Overcurrent deglitch time | | | 1 | | μs | | t <sub>RETRY</sub> | Overcurrent retry time | | | 1 | | ms | | T <sub>TSD</sub> | Thermal shutdown temperature | Die temperature T <sub>J</sub> | 150 | 160 | 180 | °C | # 6.6 Timing Requirements $T_{A}$ = 25°C, VM = 5 V, VCC = 3 V, RL = 20 $\Omega$ | NUMBER | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |--------|-------------------|----------------------------------------------|-----|-----|------| | 1 | t <sub>1</sub> | Delay time, PHASE high to OUT1 low | | 160 | ns | | 2 | t <sub>2</sub> | Delay time, PHASE high to OUT2 high | | 200 | ns | | 3 | t <sub>3</sub> | Delay time, PHASE low to OUT1 high | | 200 | ns | | 4 | t <sub>4</sub> | Delay time, PHASE low to OUT2 low | | 160 | ns | | 5 | t <sub>5</sub> | Delay time, ENBL high to OUTx high | | 200 | ns | | 6 | t <sub>6</sub> | Delay time, ENBL low to OUTx low | | 160 | ns | | 7 | t <sub>7</sub> | Output enable time | | 300 | ns | | 8 | t <sub>8</sub> | Output disable time | | 300 | ns | | 9 | t <sub>9</sub> | Delay time, INx high to OUTx high | | 160 | ns | | 10 | t <sub>10</sub> | Delay time, INx low to OUTx low | | 160 | ns | | 11 | t <sub>11</sub> | Output rise time | 30 | 188 | ns | | 12 | t <sub>12</sub> | Output fall time | 30 | 188 | ns | | | t <sub>wake</sub> | Wake time, nSLEEP rising edge to part active | | 30 | μs | Figure 1. Input and Output Timing for DRV8838 Figure 2. Input and Output Timing for DRV8837 # 6.7 Typical Characteristics Plot generated using characterization data # 7 Detailed Description ### 7.1 Overview The DRV883x is a H-bridge driver that can drive one DC motor or other devices like solenoids. The outputs are controlled using either a PWM interface (IN1/IN2) on the DRV8837 or a PH/EN interface on the DRV8838. A low-power sleep mode is included, which can be enabled using the nSLEEP pin. These devices greatly reduce the component count of motor driver systems by integrating the necessary driver FETs and FET control circuitry into a single device. In addition, the DRV883x adds protection features above traditional discrete implementations: undervoltage lockout, overcurrent protection, and thermal shutdown. ## 7.2 Functional Block Diagram Figure 4. DRV8837 Functional Block Diagram # **Functional Block Diagram (continued)** Figure 5. DRV8838 Functional Block Diagram Reverse Forward **Brake** ## 7.3 Feature Description ### 7.3.1 Bridge Control The DRV8837 is controlled using a PWM input interface, also called an IN/IN interface. Each output is controlled by a corresponding input pin. Table 1 shows the logic for the DRV8837 device: IN1 Χ 0 0 1 1 1 0 1 Н L Table 1. DRV8837 Device Logic L Н L The DRV8838 is controlled using a PHASE/ENABLE interface. This interface uses one pin to control the H-bridge current direction, and one pin to enable or disable the H-bridge. Table 2 shows the logic for the DRV8838: **nSLEEP** 0 1 1 1 Table 2. DRV8838 Device Logic | nSLEEP | PH | EN | OUT1 | OUT2 | Function (DC Motor) | |--------|----|----|------|------|---------------------| | 0 | X | X | Z | Z | Coast | | 1 | X | 0 | L | L | Brake | | 1 | 1 | 1 | L | Н | Reverse | | 1 | 0 | 1 | Н | L | Forward | ### 7.3.2 Sleep Mode If the nSLEEP pin is brought to a logic-low state, the DRV883x enters a low-power sleep mode. In this state, all unnecessary internal circuitry is powered down. ### 7.3.3 Power Supplies and Input Terminals The input pins may be driven within their recommended operating conditions with or without the VCC and/or VM power supplies present. No leakage current path will exist to the supply. There is a weak pulldown resistor (approximately $100 \text{ k}\Omega$ ) to ground on each input pin. VCC and VM may be applied and removed in any order. When VCC is removed, the device will enter a low power state and draw very little current from VM. VCC and VM may be connected together if the supply voltage is between 1.8 and 7 V. The VM voltage supply does not have any undervoltage lockout protection (UVLO), so as long as VCC > 1.8 V; the internal device logic will remain active. This means that the VM pin voltage may drop to 0 V, however, the load may not be sufficiently driven at low VM voltages. #### 7.3.4 Protection Circuits The DRV883x is fully protected against VCC undervoltage, overcurrent, and overtemperature events. **VCC Undervoltage Lockout:** If at any time the voltage on the VCC pin falls below the undervoltage lockout threshold voltage, all FETs in the H-bridge will be disabled. Operation resumes when VCC rises above the UVLO threshold. **Overcurrent Protection (OCP):** An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than tDEG, all FETs in the H-bridge will be disabled. Operation resumes automatically after t<sub>RETRY</sub> has elapsed. Overcurrent conditions will be detected on both the high-side and low-side devices. A short to VM, GND, or from OUT1 to OUT2 results in an overcurrent condition **Thermal Shutdown (TSD):** If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled. After the die temperature falls to a safe level, operation automatically resumes. **Table 3. Fault Behavior** | Fault | Condition | H-bridge | Recovery | |-------------------------|--------------------------------|----------|----------------------------| | VCC undervoltage (UVLO) | VCC < 1.7 V | Disabled | VCC > 1.8 V | | Overcurrent (OCP) | I <sub>OUT</sub> > 1.9 A (MIN) | Disabled | t <sub>RETRY</sub> elapses | | Thermal Shutdown (TSD) | $T_J > 150$ °C (MIN) | Disabled | T <sub>J</sub> < 150°C | ### 7.4 Device Functional Modes The DRV883x is active unless the nSLEEP pin is brought logic low. In sleep mode the H-bridge FETs are disabled Hi-Z. The DRV883x is brought out of sleep mode automatically if nSLEEP is brought logic high. The H-bridge outputs are disabled during undervoltage lockout, overcurrent, and overtemperature fault conditions. **Table 4. Operation Modes** | Mode | Condition | H-bridge | |-------------------|-------------------------|-----------| | Operating | nSLEEP pin = 1 | Operating | | Sleep mode | nSLEEP pin = 0 | Disabled | | Fault encountered | Any fault condition met | Disabled | # 8 Applications and Implementation ### 8.1 Application Information The DRV883x is device is used to drive one DC motor or other devices like solenoids. The following design procedure can be used to configure the DRV883x. ### 8.2 Typical Applications Figure 6. Schematic of DRV883x Application ### 8.2.1 Design Requirements Table 5 shows required parameters for a typical usage case. **Table 5. System Design Requirements** | Design Parameter | Reference | Example Value | |----------------------|------------------|---------------| | Motor supply voltage | VM | 9 V | | Logic supply voltage | VCC | 3.3 V | | Target RMS current | I <sub>OUT</sub> | 0.8 A | ### 8.2.2 Detailed Design Procedure ### 8.2.2.1 Power Dissipation Power dissipation in the DRV883x is dominated by the power dissipated in the output FET resistance, or $R_{DS(ON)}$ . Average power dissipation when running a stepper motor can be roughly estimated by: $$P_{TOT} = R_{DS(ON)} \times (I_{OUT(RMS)})^2$$ where - P<sub>TOT</sub> is the total power dissipation - R<sub>DS(ON)</sub> is the resistance of the HS plus LS FETs - I<sub>OUT(RMS)</sub> is the RMS or DC output current being supplied to the load (1) The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking. Note that R<sub>DS(ON)</sub> increases with temperature, so as the device heats, the power dissipation increases. The DRV883x has thermal shutdown protection. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. ### 8.2.3 Application Performance Plots ## 9 Power Supply Recommendations VCC and VM may be applied and removed in any order. When VCC is removed, the device enters a low power state and draws very little current from VM. VCC and VM may be connected together if the supply voltage is between 1.8 and 7 V. Bypass VM and VCC with 0.1- $\mu F$ ceramic capacitors rated for VM and VCC. Place these capacitors as close to the device as possible. The VM voltage supply does not have any undervoltage lockout protection, so as long as VCC > 1.8 V; the internal device logic will remain active. This means that the VM pin voltage may drop to 0 V; however, the load may not be sufficiently driven at low VM voltages. ## 10 Layout # 10.1 Layout Guidelines The VM and VCC terminals should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of 0.1 $\mu$ F rated for VM and VCC. These capacitors should be placed as close to the VM and VCC pins as possible with a thick trace or ground plane connection to the device GND pin. ## 10.2 Layout Example Figure 11. Simplified Layout Example # 11 Device and Documentation Support ### 11.1 Related Links The following table lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 6. Related Links | PARTS | PRODUCT FOLDER | PRODUCT FOLDER SAMPLE & BUY | | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | | |---------|----------------|-----------------------------|------------|---------------------|---------------------|--| | DRV8837 | Click here | Click here | Click here | Click here | Click here | | | DRV8838 | Click here | Click here | Click here | Click here | Click here | | ## 11.2 Trademarks PowerPAD is a trademark of Texas Instruments. ## 11.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. # 12 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 要获得这份数据表的浏览器版本,请查阅左侧导航栏。 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DRV8837DSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | (6)<br>NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 837 | G 1 | | | | | | | | | | | | | Samples | | DRV8837DSGT | ACTIVE | WSON | DSG | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 837 | Samples | | DRV8838DSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 838 | Samples | | DRV8838DSGT | ACTIVE | WSON | DSG | 8 | 250 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 838 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 18-Apr-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | AI | dimensions are nominal | | | | | | | | | | | | | |----|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | | DRV8837DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | | DRV8837DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | | DRV8837DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | | DRV8838DSGR | WSON | DSG | 8 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | | DRV8838DSGT | WSON | DSG | 8 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | www.ti.com 18-Apr-2021 \*All dimensions are nominal | 7 til dillicilololio ale Homiliai | | | | | | | | |-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | DRV8837DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | DRV8837DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | DRV8837DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | | DRV8838DSGR | WSON | DSG | 8 | 3000 | 210.0 | 185.0 | 35.0 | | DRV8838DSGT | WSON | DSG | 8 | 250 | 210.0 | 185.0 | 35.0 | 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司