

📕 Order

Now





ZHCSID2B-JULY 2018-REVISED SEPTEMBER 2019

# DRV8847 双路 H 桥电机驱动器

Technical

Documents

- 1 特性
- 双路 H 桥电机驱动器
  - 单路或双路刷式直流电机
  - 一个双极步进电机
  - 电磁阀负载
- 2.7V 至 18V 工作电压范围
- 每个 H 桥均提供高输出电流
  - T<sub>A</sub> = 25°C 时, 驱动器电流为 1A RMS
  - 并行模式下 T<sub>A</sub> = 25℃ 时,驱动器电流为 2A RMS
- VM > 5V 时具有低导通电阻
  - T<sub>A</sub> = 25°C 时, R<sub>DS(ON)</sub> (HS + LS) 为 1000mΩ
- 多种控制接口选项
  - 4 引脚接口
  - 2引脚接口
  - 并联桥接式接口
  - 独立桥接式接口
- 采用 20µs 固定关断时间进行电流调节
- 输出电流调节至 50% 的扭矩标量
- 支持 1.8V、3.3V、5V 逻辑输入
- 低功耗睡眠模式
  - V<sub>VM</sub> = 12V、T<sub>A</sub> = 25°C 时,睡眠模式电源电流 为 1.7µA
- 提供 I<sup>2</sup>C 器件版本 (DRV8847S)
  - I<sup>2</sup>C 寄存器上显示详细诊断
  - 多从运行支持
  - 支持标准和快速 I<sup>2</sup>C 模式
- 小型封装和尺寸
  - 16 引脚 TSSOP (无散热垫)
  - 16 引脚 HTSSOP PowerPAD™封装
  - 16 引脚 WQFN 热封装
- 内置保护 特性
  - VM 欠压锁定
  - 过流保护
  - 开路负载检测
  - 热关断
  - 故障条件指示引脚 (nFAULT)

## 2 应用

- 冰箱风门和制冰机
- 洗衣机、烘干机和洗碗机
- 电子销售终端 (ePOS) 打印机
- 舞台照明设备
- 微型断路器和智能仪表

## 3 说明

🧷 Tools &

Software

DRV8847 器件是一款适用于工业应用、家用电器、 ePOS 打印机以及其他机电产品的双 H 桥电机驱动器。本器件可用于驱动两个直流电机、一个双极步进电机或继电器等其他负载。借助简单的 PWM 接口,可 与控制器轻松连接。DRV8847 器件由单一电源供电, 支持 2.7V 至 18V 的宽输入电源范围。

Support &

Community

22

驱动器的输出级由配置为两个全 H 桥的 N 沟道功率 MOSFET 构成,用于驱动电机绕组或四个独立半桥 (位于独立桥接式接口)。固定关断时间控制电桥中的 峰值电流,该电流能够驱动一个 1A 的负载(并行模式 下 25℃ T<sub>A</sub>时,在散热适当的条件下,可驱动 2A 的 负载)。

提供了低功耗睡眠模式,以通过关断大量内部电路实现 较低的静态电流消耗。此外,附带的扭矩标量能够通过 数字输入引脚动态调节输出电流。该特性可降低控制器 所需电流,实现更低功耗。

还提供了各种内部保护功能,如欠压锁定、每个 FET 的过流保护、短路保护、开路负载检测和过热保护等。 故障状态通过 nFAULT 引脚指示。I<sup>2</sup>C 器件版本 (DRV8847S) 提供详细诊断。

器件信息<sup>(1)</sup>

| 器件型号     | 封装          | 封装尺寸(标称值)       |  |  |  |
|----------|-------------|-----------------|--|--|--|
| DRV8847  | HTSSOP (16) | 5.00mm × 4.40mm |  |  |  |
|          | TSSOP (16)  | 5.00mm × 4.40mm |  |  |  |
|          | WQFN (16)   | 3.00mm × 3.00mm |  |  |  |
| DRV8847S | TSSOP (16)  | 5.00mm × 4.40mm |  |  |  |
|          |             |                 |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

## 简化原理图







## 目录

| 1 | 特性   |                                  | 1    |
|---|------|----------------------------------|------|
| 2 | 应用   |                                  | 1    |
| 3 | 说明   | l                                | 1    |
| 4 | 修订   | 历史记录                             | 3    |
| 5 | Pin  | Configuration and Functions      | 4    |
| 6 | Spe  | cifications                      | 6    |
|   | 6.1  | Absolute Maximum Ratings         | 6    |
|   | 6.2  | ESD Ratings                      | 6    |
|   | 6.3  | Recommended Operating Conditions | 6    |
|   | 6.4  | Thermal Information              | 6    |
|   | 6.5  | Electrical Characteristics       |      |
|   | 6.6  | I2C Timing Requirements          |      |
|   | 6.7  | Typical Characteristics          | . 11 |
| 7 | Deta | ailed Description                | 14   |
|   | 7.1  | Overview                         | . 14 |
|   | 7.2  | Functional Block Diagram         | . 15 |
|   | 7.3  | Feature Description              | . 17 |
|   | 7.4  | Device Functional Modes          | . 39 |
|   | 7.5  | Programming                      | . 41 |
|   |      |                                  |      |

|    | 7.6   | Register Map               | . 43               |
|----|-------|----------------------------|--------------------|
| 8  | Appli | ication and Implementation | . 48               |
|    | 8.1   | Application Information    | . 48               |
|    | 8.2   | Typical Application        | . 48               |
| 9  | Powe  | er Supply Recommendations  | . 60               |
|    | 9.1   | Bulk Capacitance Sizing    | . 60               |
| 10 | Layo  | out                        | 61                 |
|    | 10.1  | Layout Guidelines          | . 61               |
|    | 10.2  | Layout Example             | . 61               |
|    | 10.3  | Thermal Considerations     | . 63               |
|    | 10.4  | Power Dissipation          | . 63               |
| 11 | 器件    | 和文档支持                      | . 64               |
|    | 11.1  | 文档支持                       | . 64               |
|    | 11.2  | 接收文档更新通知                   | . 64               |
|    | 11.3  | 社区资源                       | . 64               |
|    | 11.4  | 商标                         | . 64               |
|    | 11.5  | 静电放电警告                     | . 64               |
|    | 11.6  | Glossary                   | . <mark>6</mark> 4 |
| 12 | 机械    | 、封装和可订购信息                  | . 64               |
|    |       |                            |                    |



•

## 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

## Changes from Revision A (July 2018) to Revision B

| 已更改 将"低导通电阻"更改为 VM > 5V 时的指示值                                                                                            | . 1              |
|--------------------------------------------------------------------------------------------------------------------------|------------------|
| Changed nFAULT pin type to OD/I                                                                                          | . 5              |
| Changed VM description to indicate 0.1-uF capacitor should be ceramic                                                    | . 5              |
| Changed digital pin voltage (IN1, IN2, IN3, IN4, TRQ, nSLEEP, nFAULT, SCL, SDA) maximum voltage from 5.5 V               |                  |
| to 5.75 V                                                                                                                | . <mark>6</mark> |
| Changed the Phase node pin voltage specification's name to Continuous phase node pin voltage                             | . <mark>6</mark> |
| Added for ISEN12, ISEN34 specification a footnote stating transients of +- 1V for less than 25 ns are acceptable         | . <mark>6</mark> |
| Added for both Peak drive current (OUT1, OUT2, OUT3, OUT4) specifications a footnote stating Power dissipation           |                  |
| and thermal limits must be observed                                                                                      | . 6              |
| Changed V(ESD) specification's value to 4000 V                                                                           | . 6              |
| Changed the $V_{IL}$ specification to be two specifications based on test conditions VM < 7 V and VM >= 7 V              | . 7              |
| Changed the $I_{IH}$ specification's minimum value to 18 uA for test condition IN1, IN2, IN3, IN4, TRQ, VIN = 5 V and to |                  |
| 10 uA for test condition nSLEEP, $V_{IN}$ = minimum (VM, 5 V)                                                            |                  |
| Added to I <sub>OCP</sub> specification a minimum value                                                                  | . 8              |
| 已更改 pin naming of Block Diagram for DRV8847S figure                                                                      | 16               |
| 已删除 ceramic from C <sub>VM1</sub>                                                                                        | 17               |
| 已更改 the relay or solenoid coils load bullet item for more clarity                                                        | 24               |
| 已添加 sentence to clarify nFAULT pin behavior when open load is detected                                                   | 36               |
| 已添加 sentence to clarify nFAULT pin behavior during power-up                                                              | 39               |

| • | 已添加 an Open Load Implementation section                                         | 53 |
|---|---------------------------------------------------------------------------------|----|
| • | 已添加 a Layout Recommendation of 16-Pin QFN Package for Double Layer Board figure | 62 |

#### Changes from Original (July 2018) to Revision A

Page

| • | 已更改 将数据表状态从 <i>预告信息</i> 更改为生产数据                                                                | 1  |
|---|------------------------------------------------------------------------------------------------|----|
| • | 己更改 pin naming on Layout Recommendation of 16-Pin HTSSOP Package for Double Layer Board figure | 61 |

Copyright © 2018–2019, Texas Instruments Incorporated

Page

TEXAS INSTRUMENTS

www.ti.com.cn

## 5 Pin Configuration and Functions





|        | Pin Functions   |      |          |                            |                                                                                                                                                                                                                                               |  |  |
|--------|-----------------|------|----------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN    |                 |      |          |                            |                                                                                                                                                                                                                                               |  |  |
|        | DRV             | 8847 | DRV8847S | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                   |  |  |
| NAME   | TSSOP<br>HTSSOP | WQFN | TSSOP    | 111 2                      |                                                                                                                                                                                                                                               |  |  |
| GND    | 13              | 11   | 13       | PWR                        | Device ground. Recommended to connect the GND pin and device thermal pad (HTSSOP and WQFN packages) to ground                                                                                                                                 |  |  |
| IN1    | 16              | 14   | 16       | Ι                          | Half-bridge input 1                                                                                                                                                                                                                           |  |  |
| IN2    | 15              | 13   | 15       | Ι                          | Half-bridge input 2                                                                                                                                                                                                                           |  |  |
| IN3    | 9               | 7    | 9        | Ι                          | Half-bridge input 3                                                                                                                                                                                                                           |  |  |
| IN4    | 10              | 8    | 10       | Ι                          | Half-bridge input 4                                                                                                                                                                                                                           |  |  |
| ISEN12 | 3               | 1    | 3        | 0                          | Full-bridge-12 sense. Connect this pin to the current sense resistor for full-<br>bridge-12. Connect this pin to the GND pin if current regulation is not required.                                                                           |  |  |
| ISEN34 | 6               | 4    | 6        | 0                          | Full-bridge-34 sense. Connect this pin to the to current sense resistor for full-bridge-34. Connect this pin to the GND pin if current regulation is not required.                                                                            |  |  |
| MODE   | 14              | 12   | _        | Ι                          | Tri-state pin for selection of driver operating mode                                                                                                                                                                                          |  |  |
| nFAULT | 8               | 6    | 8        | OD / I                     | Fault indication pin. This pin is pulled logic low with a fault condition. This open-drain output requires an external pullup resistor. This pin is also used as an input pin for the DRV8847S device for releasing the I <sup>2</sup> C bus. |  |  |
| nSLEEP | 1               | 15   | 1        | Ι                          | Sleep mode input. Set this pin to logic high to enable the device. Set this pin to logic low to go to low-power sleep mode                                                                                                                    |  |  |
| OUT1   | 2               | 16   | 2        | 0                          | Half-bridge output 1                                                                                                                                                                                                                          |  |  |
| OUT2   | 4               | 2    | 4        | 0                          | Half-bridge output 2                                                                                                                                                                                                                          |  |  |
| OUT3   | 7               | 5    | 7        | 0                          | Half-bridge output 3                                                                                                                                                                                                                          |  |  |
| OUT4   | 5               | 3    | 5        | 0                          | Half-bridge output 4                                                                                                                                                                                                                          |  |  |
| SCL    | _               | _    | 11       | Ι                          | I <sup>2</sup> C clock signal.                                                                                                                                                                                                                |  |  |
| SDA    | _               | _    | 14       | OD                         | I <sup>2</sup> C data signal. The SDA pin requires a pullup resistor.                                                                                                                                                                         |  |  |
| TRQ    | 11              | 9    | _        | Ι                          | Torque current scalar                                                                                                                                                                                                                         |  |  |
| VM     | 12              | 10   | 12       | PWR                        | Power supply. Connect the VM pin to the motor power supply. Bypass this pin to ground with a VM-rated 0.1- $\mu$ F (ceramic) and 10- $\mu$ F (minimum) capacitor.                                                                             |  |  |

(1) I = input, O = output, OD = open-drain output, PWR = power

## **6** Specifications

## 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                                       | MIN          | MAX      | UNIT |
|---------------------------------------------------------------------------------------|--------------|----------|------|
| Power supply pin voltage (VM)                                                         | -0.3         | 20       | V    |
| Power supply voltage ramp rate (VM)                                                   | 0            | 2        | V/µs |
| Digital pin voltage (IN1, IN2, IN3, IN4, TRQ, nSLEEP, nFAULT, SCL, SDA)               | -0.3         | 5.75     | V    |
| Continuous phase node pin voltage (OUT1, OUT2, OUT3, OUT4)                            | -0.7         | VM + 0.6 | V    |
| Shunt amplifier input pin voltage (ISEN12, ISEN34) <sup>(2)</sup>                     | -0.6         | 0.6      | V    |
| Peak drive current (OUT1, OUT2, OUT3, OUT4), V <sub>VM</sub> <= 16.5 V <sup>(3)</sup> | Internally L | mited    | А    |
| Peak drive current (OUT1, OUT2, OUT3, OUT4), V <sub>VM</sub> > 16.5 V <sup>(3)</sup>  | 0            | 4        | А    |
| Ambient temperature, T <sub>A</sub>                                                   | -40          | 125      | °C   |
| Junction temperature, T <sub>J</sub>                                                  | -40          | 150      | °C   |
| Storage temperature, T <sub>stg</sub>                                                 | -65          | 150      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Transients of ±1 V for less than 25 ns are acceptable.

(3) Power dissipation and thermal limits must be observed.

## 6.2 ESD Ratings

|                                            |                                                                                          |                                                                                | VALUE | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                                          | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±4000 | M    |
|                                            | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500                                                                           | V     |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Over operating ambient temperature range (unless otherwise noted). Typical limits apply for TA =  $25^{\circ}$ C and V<sub>VM</sub> = 12 V.

|                  |                                                                 | MIN | NOM MAX            | UNIT |
|------------------|-----------------------------------------------------------------|-----|--------------------|------|
| $V_{VM}$         | Power supply voltage (VM)                                       | 2.7 | 18                 | V    |
| V <sub>IN</sub>  | Logic input voltage (IN1, IN2, IN3, IN4, TRQ, nSLEEP, SCL, SDA) | 0   | 5                  | V    |
| I <sub>RMS</sub> | Motor RMS current per bridge (OUT1, OUT2, OUT3, OUT4)           | 0   | 1 <sup>(1)</sup>   | А    |
| f <sub>PWM</sub> | PWM frequency (IN1, IN2, IN3, IN4)                              | 0   | 250 <sup>(1)</sup> | kHz  |
| V <sub>OD</sub>  | Open drain pullup voltage (nFAULT)                              | 0   | 5                  | V    |
| I <sub>OD</sub>  | Open drain output current (nFAULT)                              | 0   | 5                  | mA   |
| T <sub>A</sub>   | Operating Ambient Temperature                                   | -40 | 85                 | °C   |
| TJ               | Operating Junction Temperature                                  | -40 | 150                | °C   |

(1) Power dissipation and thermal limits must be observed. Dependent on the package thermal performance.

## 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                           | DRV8847, DRV8847S | DRV8847      | DRV8847   |      |
|-------------------------------|-------------------------------------------|-------------------|--------------|-----------|------|
|                               |                                           | PW (TSSOP)        | PWP (HTSSOP) | RTE (QFN) | UNIT |
|                               |                                           | 16 PINS           | 16 PINS      | 16 PINS   |      |
| $R_{\thetaJA}$                | Junction-to-ambient thermal resistance    | 107.9             | 46.5         | 46.4      | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance | 38.5              | 40.1         | 47.5      | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance      | 54.2              | 18.8         | 21.2      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## **Thermal Information (continued)**

| THERMAL METRIC <sup>(1)</sup> |                                              | DRV8847, DRV8847S | DRV8847      | DRV8847   |      |
|-------------------------------|----------------------------------------------|-------------------|--------------|-----------|------|
|                               |                                              | PW (TSSOP)        | PWP (HTSSOP) | RTE (QFN) | UNIT |
|                               |                                              | 16 PINS           | 16 PINS      | 16 PINS   |      |
| $\Psi_{\text{JT}}$            | Junction-to-top characterization parameter   | 3.1               | 1.3          | 0.9       | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 53.6              | 19.0         | 21.3      | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A               | 5.9          | 6.1       | °C/W |

## 6.5 Electrical Characteristics

Over recommended operating conditions unless otherwise noted. Typical limits apply for  $T_A = 25^{\circ}C$  and  $V_{VM} = 12$  V.

|                       | PARAMETER                           | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|-----------------------|-------------------------------------|------------------------------------------------|-----|-----|-----|------|
| POWER S               | UPPLIES (VM)                        | · · · · ·                                      |     |     |     |      |
|                       |                                     | VM = 2.7 V; nSLEEP = 1; INX = 0                |     | 2   | 2.5 | mA   |
| I <sub>VM</sub>       | VM operating supply current         | VM = 5 V; nSLEEP = 1; INX = 0                  |     | 3   | 3.5 | mA   |
|                       |                                     | VM = 12 V; nSLEEP = 1; INX = 0                 |     | 3   | 3.5 | mA   |
|                       |                                     | VM = 2.7 V; nSLEEP = 0; TA = 25°C              |     | 0.1 |     | μA   |
|                       |                                     | VM = 2.7 V; nSLEEP = 0; TA = 85°C              |     |     | 0.5 | μA   |
|                       |                                     | VM = 5 V; nSLEEP = 0; TA = 25°C                |     | 0.2 |     | μA   |
| I <sub>VMQ</sub>      | VM sleep mode current               | VM = 5 V; nSLEEP = 0; TA = 85°C                |     |     | 1   | μA   |
|                       |                                     | VM = 12 V; nSLEEP = 0; TA = 25°C               |     | 1.7 |     | μA   |
|                       |                                     | VM = 12 V; nSLEEP = 0; TA = 85°C               |     |     | 2.5 | μA   |
| t <sub>SLEEP</sub>    | Sleep time                          | nSLEEP = 0 to sleep mode                       |     | 2   |     | μs   |
| t <sub>WAKE</sub>     | Wake-up time                        | nSLEEP = 1 to output transition                |     |     | 1.5 | ms   |
| t <sub>ON</sub>       | Turnon-time                         | VM > UVLO to output transition<br>(nSLEEP = 1) |     |     | 1.5 | ms   |
| LOGIC-LE              | VEL INPUTS (IN1, IN2, IN3, IN4, NSL | EEP, TRQ, SCL, SDA)                            |     |     |     |      |
|                       |                                     | VM < 7 V                                       | 0   |     | 0.6 | V    |
| V <sub>IL</sub>       | Input logic low voltage             | VM >= 7 V <sup>(1)</sup>                       | 0   |     | 1.0 | V    |
| VIH                   | Input logic high voltage            |                                                | 1.6 |     | 5.5 | V    |
| V <sub>HYS</sub>      | Input logic hysteresis              | nSLEEP pin                                     | 40  |     |     | mV   |
| V <sub>HYS</sub>      | Input logic hysteresis              | IN1, IN2, IN3, IN4, TRQ, SCL pins              | 100 |     |     | mV   |
| I <sub>IL</sub>       | Input logic low current             | $V_{IN} = 0 V$                                 | -1  |     | 1   | μA   |
|                       |                                     | IN1, IN2, IN3, IN4, TRQ, V <sub>IN</sub> = 5 V | 18  |     | 35  | μA   |
| IIH                   | Input logic high current            | nSLEEP, V <sub>IN</sub> = minimum (VM, 5 V)    | 10  |     | 25  | μA   |
| t <sub>PD</sub>       | Propagation Delay                   | INx edge to output                             | 100 | 400 | 600 | ns   |
| t <sub>DEGLITCH</sub> | Input logic deglitch                |                                                |     | 50  |     | ns   |
|                       | L INPUTS (MODE)                     | !                                              |     |     |     |      |
| V <sub>IL</sub>       | Tri-level input logic low voltage   |                                                | 0   |     | 0.6 | V    |
| V <sub>IZ</sub>       | Tri-level input hi-Z voltage        |                                                |     | 1.2 |     | V    |
| VIH                   | Tri-level input logic high voltage  |                                                | 1.6 |     | 5.5 | V    |
| IIL                   | Tri-level input logic low current   | $V_{IN} = 0 V$                                 | -9  |     | -4  | μA   |
| I <sub>IH</sub>       | Tri-level input logic high current  | V <sub>IN</sub> = 5 V                          | 8   |     | 25  | μA   |
| OPEN-DR               | AIN OUTPUTS (nFAULT)                | · · · · · · · · · · · · · · · · · · ·          |     |     |     |      |
| V <sub>OL</sub>       | Output logic low voltage            | I <sub>OD</sub> = 5 mA                         |     |     | 0.5 | V    |
| I <sub>OH</sub>       | Output logic high current           | V <sub>OD</sub> = 3.3 V                        | -1  |     | 1   | μA   |
|                       | AIN OUTPUTS (SDA)                   |                                                |     |     |     |      |
| V <sub>OL</sub>       | Output logic low voltage            | I <sub>OD</sub> = 5 mA                         |     |     | 0.5 | V    |
| I <sub>ОН</sub>       | Output logic high current           | V <sub>OD</sub> = 3.3 V                        | -1  |     | 1   | μA   |

(1) Specified by design and characterization

## **Electrical Characteristics (continued)**

| Over recommended operating conditions unless otherwise noted. | Typical limits apply for $T_A = 25^{\circ}C$ and $V_{VM} = 12$ V. |
|---------------------------------------------------------------|-------------------------------------------------------------------|
|---------------------------------------------------------------|-------------------------------------------------------------------|

|                         | PARAMETER                                        | TEST CONDITIONS                                                          | MIN   | TYP | MAX   | UNIT |
|-------------------------|--------------------------------------------------|--------------------------------------------------------------------------|-------|-----|-------|------|
| C <sub>B</sub>          | Capacitive load for each bus line                |                                                                          |       |     | 400   | pF   |
| DRIVER O                | UTPUTS (OUT1, OUT2, OUT3, OUT4)                  |                                                                          |       |     |       |      |
|                         |                                                  | V <sub>VM</sub> = 2.7 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C |       | 690 |       | mΩ   |
| 5                       |                                                  | V <sub>VM</sub> = 2.7 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C |       |     | 950   | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 5 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C   |       | 530 |       | mΩ   |
| R <sub>DS(ON)</sub> _HS | High-side MOSFET on resistance                   | V <sub>VM</sub> = 5 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C   |       |     | 740   | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 12 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C  |       | 520 |       | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 12 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C  |       |     | 700   | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 2.7 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C |       | 570 |       | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 2.7 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C |       |     | 900   | mΩ   |
| D                       |                                                  | V <sub>VM</sub> = 5 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C   |       | 460 |       | mΩ   |
| R <sub>DS(ON)</sub> _LS | Low-side MOSFET on resistance                    | V <sub>VM</sub> = 5 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C   |       |     | 690   | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 12 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 25°C  |       | 450 |       | mΩ   |
|                         |                                                  | V <sub>VM</sub> = 12 V; I <sub>OUT</sub> = 0.5 A; T <sub>A</sub> = 85°C  |       |     | 680   | mΩ   |
| I <sub>OFF</sub>        | Off-state leakage current                        | V <sub>VM</sub> = 5 V; T <sub>J</sub> = 25 °C; V <sub>OUT</sub> = 0 V    | -1    |     | 1     | μA   |
| t <sub>RISE</sub>       | Output rise time                                 | V <sub>VM</sub> = 12 V; I <sub>OUT</sub> = 0.5 A                         |       | 150 |       | ns   |
| t <sub>FALL</sub>       | Output fall time                                 | V <sub>VM</sub> = 12 V, I <sub>OUT</sub> = 0.5 A                         |       | 150 |       | ns   |
| t <sub>DEAD</sub>       | Output dead time                                 | Internal dead time                                                       |       | 200 |       | ns   |
| V <sub>SD</sub>         | Body diode forward voltage                       | I <sub>OUT</sub> = 0.5 A                                                 |       | 1.1 |       | V    |
| PWM CUR                 | RENT CONTROL (ISEN12, SEN34)                     |                                                                          |       |     |       |      |
|                         |                                                  | Torque at 100% (TRQ = 0)                                                 | 140   | 150 | 160   | mV   |
| V <sub>TRIP</sub>       | ISENxx trip voltage                              | Torque at 50% (TRQ = 1)                                                  | 63.75 | 75  | 86.25 | mV   |
| t <sub>BLANK</sub>      | Current sense blanking time                      |                                                                          |       | 1.8 |       | μs   |
| t <sub>OFF</sub>        | Current control constant off time                |                                                                          |       | 20  |       | μs   |
| PROTECTI                | ON CIRCUITS                                      |                                                                          |       |     | 1     |      |
| .,                      |                                                  | Supply rising                                                            |       |     | 2.7   | V    |
| V <sub>UVLO</sub>       | Supply undervoltage lockout                      | Supply falling                                                           | 2.4   |     |       | V    |
| V <sub>UVLO_HYS</sub>   | Supply undervoltage hysteresis                   | Rising to falling theshold                                               |       | 50  |       | mV   |
| t <sub>UVLO</sub>       | Supply undervoltage deglitch time                | VM falling; UVLO report                                                  |       | 10  |       | μs   |
| IOCP                    | Overcurrent protection trip point <sup>(2)</sup> |                                                                          | 1.6   | 2   |       | A    |
|                         |                                                  | V <sub>VM</sub> < 15 V                                                   |       | 3   |       | μs   |
| t <sub>OCP</sub>        | Overcurrent protection deglitch time             | V <sub>VM</sub> >= 15 V                                                  |       | 1   |       | μs   |
| t <sub>RETRY</sub>      | Overcurrent protection retry time                |                                                                          |       | 1   |       | ms   |
| I <sub>OL_PU</sub>      | Open load pull-up current                        | < 15 nF on OUTx Pin                                                      |       | 200 |       | μA   |
| I <sub>OL_PD</sub>      | Open load pull-down current                      | < 15 nF on OUTx Pin                                                      |       | 230 |       | μA   |
| V <sub>OL_HS</sub>      | Open load detect threshold (high side)           |                                                                          |       | 2.3 |       | V    |
| V <sub>OL_LS</sub>      | Open load detect threshold (low side)            |                                                                          |       | 1.2 |       | V    |
| T <sub>TSD</sub>        | Thermal shutdown temperature                     |                                                                          | 150   | 160 | 180   | °C   |
| T <sub>HYS</sub>        | Thermal shutdown hysteresis                      |                                                                          |       | 40  |       | °C   |

(2) For  $V_M$  > 16.5 V, the output current on OUTx must be limited to 4 A

## 6.6 I2C Timing Requirements

|                  |                     | MIN | NOM MAX | UNIT |
|------------------|---------------------|-----|---------|------|
| STANDARD MOD     | E                   |     |         |      |
| f <sub>SCL</sub> | SCL Clock frequency | 0   | 100     | kHz  |



## I2C Timing Requirements (continued)

|                     |                                                                                             | MIN | NOM MA | X | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|-----|--------|---|------|
| t <sub>HD,STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4   |        |   | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 4.7 |        |   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                | 4   |        |   | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START condition                                                   | 4.7 |        |   | μs   |
| t <sub>HD,DAT</sub> | Data hold time: For I2C bus devices                                                         | 0   | 3.4    | 5 | μs   |
| t <sub>SU,DAT</sub> | Data set-up time                                                                            | 250 |        |   | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                                                       |     | 100    | 0 | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                                                       |     | 30     | 0 | ns   |
| t <sub>SU,STO</sub> | Set-up time for STOP condition                                                              | 4   |        |   | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 4.7 |        |   | μs   |
| FAST MODE           | E                                                                                           |     |        |   |      |
| f <sub>SCL</sub>    | SCL Clock frequency                                                                         | 0   | 40     | 0 | kHz  |
| t <sub>HD,STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 0.6 |        |   | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 1.3 |        |   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                | 0.6 |        |   | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START condition                                                   | 0.6 |        |   | μs   |
| t <sub>HD,DAT</sub> | Data hold time: For I2C bus devices                                                         | 0   | 0      | 9 | μs   |
| t <sub>SU,DAT</sub> | Data set-up time                                                                            | 250 |        |   | ns   |
| t <sub>R</sub>      | SDA and SCL rise time                                                                       |     | 30     | 0 | ns   |
| t <sub>F</sub>      | SDA and SCL fall time                                                                       |     | 30     | 0 | ns   |
| t <sub>SU,STO</sub> | Set-up time for STOP condition                                                              | 0.6 |        |   | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 1.3 |        |   | μs   |
| t <sub>SP</sub>     | Pulse width of spikes to be supressed by input noise filter                                 |     | 50     |   | ns   |







 $t_{\text{rise}}$ 

 $t_{\text{fall}}$ 







## 6.7 Typical Characteristics





## Typical Characteristics (接下页)





## Typical Characteristics (接下页)





## 7 Detailed Description

## 7.1 Overview

The DRV8847 device is an integrated 2.7-V to 18-V dual motor driver for industrial brushed and stepper motor applications. This driver can drive two DC motors, a bipolar stepper motor, or the solenoid loads. The device integrates two H-bridges that use NMOS low-side and high-side drivers and current-sense regulation circuitry. The DRV8847 device supports a high output current of 1-A RMS per H-bridge using low-R<sub>DS(ON)</sub> integrated MOSFETs.

A simple PWM interface option allows easy interfacing to the H-bridge outputs. The interface options can be configured using the MODE and IN3 pins in the DRV8847 device. The interface options can be configured through a I<sup>2</sup>C interface in the I<sup>2</sup>C device variant (DRV8847S).

The current regulation uses a fixed off-time ( $t_{OFF}$ ) PWM scheme. The trip point for current regulation is controlled by the value of the sense resistor and fixed internal V<sub>TRIP</sub> value.

A low-power sleep mode is included which lets the system save power when not driving the motor.

The DRV8847 device is available in three different packages:

- 16-pin TSSOP (no thermal pad)
- 16 pin HTSSOP (PowerPAD)
- 16 pin WQFN (thermal pad)

The I<sup>2</sup>C variant of the DRV8847 device is also available for a detailed diagnostics requirement and multi-slave operation with multi-slave operation control over I<sup>2</sup>C bus.

The DRV8847S device variant is available in one package which is the 16-pin TSSOP (no thermal pad).

The DRV8847 device has a broad range of integrated protection features. These features include power supply undervoltage lockout, open-load detection, overcurrent faults, and thermal shutdown.



## 7.2 Functional Block Diagram





INSTRUMENTS

Texas

## Functional Block Diagram (接下页)







## 7.3 Feature Description

表 1 lists the recommended values of the external components for the gate driver.

| COMPONENT           | COMPONENT PIN 1 PIN 2 |        | RECOMMENDED                                            |  |  |  |  |
|---------------------|-----------------------|--------|--------------------------------------------------------|--|--|--|--|
| C <sub>VM1</sub>    | VM                    | GND    | 10-µF (minimum) VM-rated capacitor                     |  |  |  |  |
| C <sub>VM2</sub>    | VM                    | GND    | 0.1-µF VM-rated ceramic capacitor                      |  |  |  |  |
| R <sub>nFAULT</sub> | VEXT <sup>(1)</sup>   | nFAULT | >1 kΩ                                                  |  |  |  |  |
| R <sub>ISEN12</sub> | ISEN12                | GND    | Sense resistor, see the Typical Application for sizing |  |  |  |  |
| R <sub>ISEN34</sub> | ISEN34                | GND    | Sense resistor, see the Typical Application for sizing |  |  |  |  |

#### 表 1. DRV8847 External Components

(1) VEXT is not a pin on the DRV8847 device, but a pullup resistor on the VEXT external supply voltage is required for the open-drain output, nFAULT.

### 7.3.1 PWM Motor Drivers

The DRV8847 device has two identical H-bridge motor drivers with current-control PWM circuitry. 🛚 17 shows a block diagram of the circuitry.

The two H-bridges can also be used as four independent half-bridges depending upon the interface option. The ISENxx pin can be only used together with two half-bridges.



图 17. PWM Motor Driver Circuitry

DRV8847 ZHCSID2B-JULY 2018-REVISED SEPTEMBER 2019



#### 7.3.2 Bridge Operation

The full-bridge can operate in four different operating modes: forward, reverse, coast (fast decay), and brake (slow decay) operation.

#### 7.3.2.1 Forward Operation

This operating mode refers to the forward rotation of the motor such that the current flows from terminal A (OUT1 or OUT3) to terminal B (OUT2 or OUT4) as shown in 🛽 18. In this mode, terminal A is connected to VM and terminal B is connected to ground.



图 18. Forward Operation

## 7.3.2.2 Reverse Operation

This operating mode refers to the reverse rotation of the motor such that the current flows from terminal B (OUT2 or OUT4) to terminal A (OUT1 or OUT3) as shown in 图 19. In this mode, terminal A is connected to ground and terminal B is connected to VM.



图 19. Reverse Operation



### 7.3.2.3 Coast Operation (Fast Decay)

In this operating mode, all the FETs of the full-bridges are in the high impedance (Hi-Z) state. The motor also goes to the Hi-Z state, and the motor starts coasting. This operating mode also helps to decay the motor current faster and is therefore also referred to as a fast decay mode. If the motor was initially connected in forward operation (current flows from terminal A to terminal B) and if the coast operation is applied, then, because of the inductive nature of motor load, the current continues to flow in the same direction (A to B), and the anti-parallel diodes of the alternate FETs starts conducting as shown in 😤 20. This flow of current through anti-parallel diodes lets the current decrease rapidly because of the higher negative potential created by the supply voltage, VM.



图 20. Coast Operation (Fast Decay)

#### 7.3.2.4 Brake Operation (Slow Decay)

This operating mode is realized by switching on both of the low-side FETs of the full-bridge as shown in ₹ 21. A current circulation path is provided when both low-side FETs are turned on. Due to this circulation path, the current decays to ground using the resistance of the motor and of the low-side FET. Because this current decay is less when compared to the coast operation because of the low potential difference, this mode is also referred to the slow decay mode.



图 21. Brake Operation (Slow Decay)

## 7.3.3 Bridge Control

The DRV8847 device can be configured in four different operating modes depending on user requirements. The MODE and IN3 pins are used to configure the DRV8847 in one of the four different interfaces: 4-pin interface, 2-pin interface, a parallel bridge interface, and the independent bridge interface. Mode selection is done using the I<sup>2</sup>C registers in the DRV8847S device variant (see the *Programming* section). 表 2 lists the configurations to select the operating mode of the bridges.

| nSLEEP | MODE | IN3 | INTERFACE                    |  |  |  |
|--------|------|-----|------------------------------|--|--|--|
| 0      | Х    | Х   | Sleep mode                   |  |  |  |
| 1      | 0    | Х   | 4-pin interface              |  |  |  |
| 1      | 1    | 0   | 2-pin interface              |  |  |  |
| 1      | 1    | 1   | Parallel bridge interface    |  |  |  |
| 1      | Z    | Х   | Independent bridge interface |  |  |  |

注

The MODE pin is not latched during driver operation. Therefore, TI does not recommend connecting this pin to a controller to use at any time.

#### 7.3.3.1 4-Pin Interface

In the 4-pin interface, the DRV8847 device is configured to drive a stepper motor or two BDC motors with fully functional modes. To configure 4-pin interface operation, connect the MODE pin to ground and use the IN1, IN2, IN3, and IN4 pins to control the drivers. In this mode, the stepper or brushed DC motor can operate with all four modes (forward, reverse, coast, and brake mode) and the stepper motor can operate in either full-stepping mode or the non-circulating half-stepping mode. Sense resistors can be connected to the ISEN12 and ISEN34 pins for independent current regulation in bridge-12 and bridge-34 respectively.

Use this interface option for the following loads:

- Stepper motor in full-stepping mode (with or without current regulation)
- Stepper motor in half-stepping mode (with or without current regulation)
- Single or dual BDC motor (with or without current regulation) with full functional BDC modes (forward, reverse, brake, and coast mode)

表 3 lists the configurations for 4-pin interface operation and 图 22 shows the application diagram for 4-pin interface operation.

| nSLEEP | IN1 | IN2 | IN3 | IN4 | OUT1 | OUT2 | OUT3 | OUT4 | FUNCTION (DC MOTOR)      |
|--------|-----|-----|-----|-----|------|------|------|------|--------------------------|
| 0      | Х   | Х   | Х   | Х   | Z    | Z    | Z    | Z    | Sleep mode               |
| 1      | 0   | 0   |     |     | Z    | Z    |      |      | Motor coast (fast decay) |
| 1      | 0   | 1   |     |     | L    | Н    |      |      | Reverse direction        |
| 1      | 1   | 0   |     |     | н    | L    |      |      | Forward direction        |
| 1      | 1   | 1   |     |     | L    | L    |      |      | Motor brake (slow decay) |
| 1      |     |     | 0   | 0   |      |      | Z    | Z    | Motor coast (fast decay) |
| 1      |     |     | 0   | 1   |      |      | L    | Н    | Reverse direction        |
| 1      |     |     | 1   | 0   |      |      | Н    | L    | Forward direction        |
| 1      |     |     | 1   | 1   |      |      | L    | L    | Motor brake (slow decay) |

| 表 3. 4-Pin Interface (I | MODE = 0) |
|-------------------------|-----------|
|-------------------------|-----------|



图 22. 4-Pin Interface Operation

## 7.3.3.2 2-Pin Interface

In the 2-pin interface, the DRV8847 device is configured to drive a stepper motor or two BDC motors with lower number of control inputs from microcontroller. To configure 2-pin interface operation, connect the MODE pin to the external supply (3.3 V or 5 V), connect the IN3 pin to ground, and use the IN1 and IN2 pins to control the driver. In this mode, the stepper or brushed DC motor operate in only two modes (forward mode and reverse mode) i.e. only full-step operation is supported for stepper motor. This 2-pin interface is very useful for low GPIO applications such as refrigerator dampers. Sense resistors can be connected to the ISEN12 and ISEN34 pins for current regulation.

Use this interface option for the following loads:

- Stepper motor in full stepping mode (with or without current regulation)
- Single or dual BDC motor (with or without current regulation) with reduced functional BDC modes (forward and reverse mode only)

表 4 lists the configurations for 2-pin interface operation and 图 23 shows the application diagram for 2-pin interface operation.

| nSLEEP | IN1 | IN2 | IN3 | IN4 | OUT1 | OUT2 | OUT3 | OUT4 | FUNCTION (DC MOTOR) |
|--------|-----|-----|-----|-----|------|------|------|------|---------------------|
| 0      | X   | X   | X   | X   | Z    | Z    | Z    | Z    | Sleep mode          |
| 1      | 0   |     | 0   | Х   | L    | Н    |      |      | Reverse direction   |
| 1      | 1   |     | 0   | Х   | н    | L    |      |      | Forward direction   |
| 1      |     | 0   | 0   | Х   |      |      | L    | н    | Reverse direction   |
| 1      |     | 1   | 0   | Х   |      |      | н    | L    | Forward direction   |





图 23. 2-Pin Interface Operation



注

In this mode, two of the OUTx pins are always 'ON' if the device is in non-sleep state (nSLEEP = HIGH). Therefore, to completely de-energize the motor-coils connected to OUTx pins, the user has to pull-down nSLEEP pin.

#### 7.3.3.3 Parallel Bridge Interface

In the parallel bridge interface, the DRV8847 device is configured to drive a higher current BDC motor by using the driver in parallel to deliver twice the motor current. To go to parallel bridge interface operation, connect the MODE and IN3 pins to the external supply (3.3 V or 5 V) and use the IN1 and IN2 pins to control the driver. This mode can deliver the full functionality of the BDC motor control with all four modes (forward, reverse, coast, and brake mode).

Use this interface option for the following loads:

- One high current BDC motor (with or without current regulation) with full functional BDC modes (forward, reverse, brake, and coast mode)
- Two independent BDC motors operating together (with or without current regulation) with full functional BDC modes (forward, reverse, brake, and coast mode)

表 5 lists the configurations for parallel bridge interface operation, and 图 24 shows the application diagram for parallel bridge interface operation.

| nSLEEP | IN1 | IN2 | IN3 | IN4 | OUT1 | OUT2 | OUT3 | OUT4 | FUNCTION (DC MOTOR)      |
|--------|-----|-----|-----|-----|------|------|------|------|--------------------------|
| 0      | Х   | Х   | Х   | Х   | Z    | Z    | Z    | Z    | Sleep mode               |
| 1      | 0   | 0   | 1   | Х   | Z    | Z    | Z    | Z    | Motor coast (fast decay) |
| 1      | 0   | 1   | 1   | Х   | L    | Н    | L    | Н    | Reverse direction        |
| 1      | 1   | 0   | 1   | Х   | Н    | L    | Н    | L    | Forward direction        |
| 1      | 1   | 1   | 1   | Х   | L    | L    | L    | L    | Motor brake (slow decay) |

### 表 5. Parallel Interface (MODE = 1, IN3 = 1)







## 7.3.3.4 Independent Bridge Interface

In the independent bridge interface, the DRV8847 device is configured for independent half-bridge operation. To configure independent bridge interface operation, leave the MODE pin unconnected (Hi-Z state) and use the IN1, IN2, IN3, and IN4 pins to independently control the OUT1, OUT2, OUT3, and OUT4 pins respectively. Only two output states of the OUTx pin can be controlled (either connected to VM or connected to GND). This mode is used to drive independent loads such as relays and solenoids.

Use this interface option for the following loads:

- Relay or solenoid coils connected between OUTx and VM/ground pin without current regulation
- Single or dual BDC motor (with or without current regulation) with three functional BDC modes (forward, reverse, and braking mode only)
- Stepper motor in full-stepping mode (with or without current regulation)
- Stepper motor in half-stepping mode (with or without current regulation) using brake mode



表 6 lists the configurations for independent bridge interface operation and 图 25 shows the application diagram for independent bridge interface operation.

| nSLEEP | IN1 | IN2 | IN3 | IN4 | OUT1 | OUT2 | OUT3 | OUT4 | FUNCTION (DC MOTOR)   |
|--------|-----|-----|-----|-----|------|------|------|------|-----------------------|
| 0      | Х   | Х   | Х   | Х   | Z    | Z    | Z    | Z    | Sleep mode            |
| 1      | 0   |     |     |     | L    |      |      |      | OUT1 connected to GND |
| 1      | 1   |     |     |     | Н    |      |      |      | OUT1 connected to VM  |
| 1      |     | 0   |     |     |      | L    |      |      | OUT2 connected to GND |
| 1      |     | 1   |     |     |      | Н    |      |      | OUT2 connected to VM  |
| 1      |     |     | 0   |     |      |      | L    |      | OUT3 connected to GND |
| 1      |     |     | 1   |     |      |      | Н    |      | OUT3 connected to VM  |
| 1      |     |     |     | 0   |      |      |      | L    | OUT4 connected to GND |
| 1      |     |     |     | 1   |      |      |      | Н    | OUT4 connected to VM  |

## 表 6. Independent Bridge Interface (MODE = Hi-Z)









#### 7.3.4 Current Regulation

The current through the motor windings is regulated by a fixed off-time PWM current regulation circuit. With brushed DC motors, current regulation can be used to limit the stall current (which is also the start-up current) of the motor.

Current regulation works as follows: When an H-bridge is enabled, current rises through the winding at a rate dependent on the supply voltage and inductance of the winding. If the current reaches the current trip threshold, the bridge disables the current for a time  $t_{OFF}$  before starting the next PWM cycle.

#### 

#### 版权 © 2018–2019, Texas Instruments Incorporated



The PWM trip current is set by a comparator which compares the voltage across a current sense resistor connected to the ISENxx pin with a reference voltage. This reference voltage ( $V_{TRIP}$ ) is generated on-chip and decides the current trip level.

The full-scale trip current in a winding is calculated as shown in 公式 1.

$$I_{\text{TRIP}} = \text{Torque} \frac{V_{\text{TRIP}}}{R_{\text{SENSExx}}}$$

where

- I<sub>TRIP</sub> is the regulated current.
- V<sub>TRIP</sub> is the internally generated trip voltage.
- R<sub>SENSExx</sub> is the resistance of the sense resistor.
- Torque is the torque scalar, the value of which depends on the input on TRQ pin. TRQ = 100% for TRQ pin connected to GND (DRV8847) or TRQ bit set to 0 (DRV8847S) and TRQ = 50% connected to V<sub>EXT</sub> (DRV8847) or TRQ bit set to 1 (DRV8847S).

For example, if the V<sub>TRIP</sub> voltage is 150 mV and the value of the sense resistor is 150 m $\Omega$ , the full-scale trip current is 1 A (150 mV / (150 m $\Omega$ ) = 1 A).

注 If current control is not needed, connect the ISENxx pins directly to ground.

#### 7.3.5 Current Recirculation and Decay Modes

During PWM current trip operation, the H-bridge is enabled to drive current through the motor winding until the trip threshold of the current regulation is reached. After the trip current threshold is reached, the drive current is interrupted, but, because of the inductive nature of the motor, current must continue to flow for some time. This continuous flow of current is called recirculation current. A mixed decay allows a better current regulation by optimizing the current ripple by using fast and slow decay.

Mixed decay is a combination of fast and slow decay modes. In fast decay mode, the anti-parallel diodes of the opposite FETs are conducting on to let the current decay faster as shown in 🗟 26 (see case 2). In slow decay mode, winding current is recirculated by enabling both low-side FETs in the bridge (see case 3 in 🗟 26). Mixed decay starts with fast decay, then goes to slow decay. In the DRV8847 device, the mixed decay ratio is 25% fast decay and 75% slow decay as shown in 🗟 27.



图 26. Decay Modes

INSTRUMENTS

EXAS

www.ti.com.cn



注

The current regulation scheme uses a single sense resistor and hence always works for two half bridges even when used in "Independent Bridge Interface". It is recommended that current regulation not be used for loads using independent half bridges.

### 7.3.6 Torque Scalar

The torque scalar is used to dynamically adjust the output current through a digital input pin, TRQ. This torque scalar decreases the trip reference value of the output current to 50% (whenever the TRQ pin is pulled-high). Torque scalar can be used to scale the holding torque of the stepper motor. For the I<sup>2</sup>C device variant (DRV8847S), this feature is implemented through an I<sup>2</sup>C register.

When the TRQ pin is pulled-low (or the TRQ bit is reset in the DRV8847S device variant), then trip current is calculated using 公式 2.

$$I_{\text{TRIP}} = \frac{\text{Torque} \times V_{\text{TRIP}}}{R_{\text{SENSExx}}}$$
(2)

When the TRQ pin is pulled-high (or the TRQ bit is set in the DRV8847S device variant), then trip current is calculated using  $\Delta \pm 3$ .

$$I_{\text{TRIP}} = 0.5 \frac{V_{\text{TRIP}}}{R_{\text{SENSExx}}}$$

(3)



#### 7.3.7 Stepping Modes

The DRV8847 device is used to drive a stepper motor in full-stepping mode or non-circulating half-stepping mode using the following bridge configurations:

- Full-stepping mode (with or without current regulation)
  - Using 4-pin interface configuration
  - Using 2-pin interface configuration
- Half-stepping mode (with or without current regulation)
  - Using 4-pin interface configuration

#### 7.3.7.1 Full-Stepping Mode (4-Pin Interface)

In full-stepping mode, the full-bridge operates in either of two modes (forward or reverse mode) with a phase shift of 90° between the two windings.

In 4-pin interface, the PWM input is applied to the IN1, IN2, IN3, and IN4 pins as shown in 🛚 28 and the driver operates only in forward (FRW) and reverse (REV) mode.



图 28. Full-Stepping Mode Using 4-Pin Interface



## 7.3.7.2 Full-Stepping Mode (2-Pin Interface)

In full-stepping using the 2-pin interface, the PWM input is only applied to the IN1 and IN2 pins, and the IN3 is connected to ground (see the  $\mathbb{Z}$  23 section).  $\mathbb{Z}$  29 shows the full-stepping mode of stepper motor using the 2-pin interface



图 29. Full-Stepping Mode Using 2-Pin Interface



#### 7.3.7.3 Half-Stepping Mode (With Non-Driving Fast Decay)

In half-stepping mode, the full-bridge operates in one of the three modes (forward, reverse, or coast mode) with a phase shift of 45° between the two windings.

In 4-pin interface, the PWM input is connected to the IN1, IN2, IN3, and IN4 pins as shown in 🛚 30, and the driver operates in forward, reverse, and coast mode.



图 30. Half-Stepping Mode Using 4-Pin Interface (With Non-Driving Fast Decay)



### 7.3.7.4 Half-Stepping Mode (With Non-Driving Slow Decay)

In this half-stepping mode, the non-driving state is slow decay (braking mode). Therefore, the full-bridge operates in one of the three modes (forward, reverse, or brake mode) with a phase shift of 45° between the two windings.

In 4-pin interface, the PWM input is connected to the IN1, IN2, IN3, and IN4 pins as shown in 🛚 31, and the driver operates in forward, reverse, and brake mode.



图 31. Half-Stepping Mode Using 4-Pin Interface (With Non-Driving Slow Decay)



#### 7.3.8 Motor Driver Protection Circuits

The DRV8847 device is protected against VM undervoltage, overcurrent, open load, and over temperature events.

#### 7.3.8.1 Overcurrent Protection (OCP)

The DRV8847 is protected against overcurrent by overcurrent protection trip. The OCP circuit on each FET disables the current flow through the FET by removing the gate drive. If this overcurrent detection continues for longer than the OCP deglitch time ( $t_{OCP}$ ), all FETs in the H-bridge (or half-bridge in the independent interface) are disabled and the nFAULT pin is driven low. The DRV8847 device stays disabled until the retry time  $t_{RETRY}$  occurs whereas the DRV8847S device has a programmable option for auto-retry or the latch mode.

#### 7.3.8.1.1 OCP Automatic Retry (Hardware Device and Software Device (OCPR = 0b))

After an OCP event in this mode, the corresponding half-bridges, full-bridge, or both bridges (depending on the MODE bits) are disabled and the nFAULT pin is driven low (see  $\ge$  13 and  $\ge$  14). The OCP and corresponding OCPx bits are latched high in the I<sup>2</sup>C registers (see the *Register Map* section). Normal operation resumes automatically (motor driver operation and the nFAULT pin is released) after the t<sub>RETRY</sub> time elapses as shown in  $\boxed{2}$  32. The OCP and OCPx bits remain latched until the t<sub>RETRY</sub> period expires.



图 32. OCP Operation

#### 7.3.8.1.2 OCP Latch Mode (Software Device (OCPR = 1b))

OCP latch mode is only available in the DRV8847S device. After an OCP event, the corresponding half-bridges, full-bridge, or both bridges (depending on the MODE bits) are disabled and the nFAULT pin is driven low. The OCP and corresponding OCPx bits are latched high in the I<sup>2</sup>C registers (see the *Register Map* section). Normal operation continues (motor driver operation and the nFAULT pin is released) when the OCP condition is removed and a clear faults command is issued through the CLR\_FLT bit.

注

For supply voltage,  $V_{VM} > 16.5$ -V, if the OUTx current (FET current) exceeds 4-A, then the device operation is pushed beyond the safe operating area (SOA) of the device. User has to ensure that the FET-current is below 4-A for device safe operation for supply voltage above 16.5-V.

#### 7.3.8.2 Thermal Shutdown (TSD)

If the die temperature exceeds thermal shutdown limits ( $T_{TSD}$ ), all FETs in the H-bridge are disabled and the nFAULT pin is driven low. After the die temperature decreases to a value within the specified limits, normal operation resumes automatically. The nFAULT pin is released after operation starts again.



## 7.3.8.3 VM Undervoltage Lockout (VM\_UVLO)

Whenever the voltage on the VM pin falls below the UVLO falling threshold voltage,  $V_{UVLO}$ , all circuitry in the device is disabled, and all internal logic is reset. Operation continues when the  $V_{VM}$  voltage rises above the UVLO rising threshold as shown in  $\mathbb{R}$  33. The nFAULT pin is driven low during an undervoltage condition and is released after operation starts again.





## 7.3.8.4 Open Load Detection (OLD)

An open load detection feature is also implemented in this device. This diagnostic test runs at device power up or when the DRV8847 device comes out from sleep mode (rising edge on the nSLEEP pin). The OLD diagnostic test can run any time in the I<sup>2</sup>C variant device (DRV8847S) using the OLDOD (OLD On Demand) bit.

The OLD implementation is done on the full-bridge and the half-bridge. In the DRV8847 device, during an openload condition, the half-bridges, full-bridge, or both bridges (depending on the MODE pin) are always operating and the nFAULT pin is pulled-low. The user must reset the power to release the nFAULT pin by doing the OLD sequence again.  $\frac{1}{87}$  7 lists the different OLD scenarios for the DRV8847 device.

In the DRV8847S device, the user can program the full-bridge or half-bridge to be in the operating mode or the Hi-Z state, whenever an open-load condition is detected by using the OLDBO (OLD Bridge Operation) bit. Moreover, the nFAULT signaling on the OLD bit can be disabled using the OLDFD (OLD Fault Disable) bit. For detailed I<sup>2</sup>C register settings, see the *Register Map* section. 表 8 lists the different OLD scenarios for the DRV8847S device.

#### 注

For accurate OLD operation, the user must ensure that the motor is stationary (or current in connected load becomes zero) before the open load on-demand command is executed.



| INTERFACE       | LOAD TYPE             | OLD | BRIDGE<br>OPERATION | nFAULT |  |
|-----------------|-----------------------|-----|---------------------|--------|--|
|                 | Full-Bridge Connected | NO  | YES                 | NO     |  |
| 4-pin<br>2-pin  | Half-Bridge Connected | NO  | YES                 | NO     |  |
|                 | Bridge Open           | YES | YES                 | YES    |  |
|                 | One Half-Bridge Open  | YES | YES                 | YES    |  |
|                 | Full-Bridge Connected | NO  | YES                 | NO     |  |
| Darallal bridge | Half-Bridge Connected | NO  | YES                 | NO     |  |
| Parallel bridge | Bridge Open           | YES | YES                 | YES    |  |
|                 | One Half-Bridge Open  | YES | YES                 | YES    |  |
|                 | Full-Bridge Connected | NO  | YES                 | NO     |  |
| Independent     | Half-Bridge Connected | NO  | YES                 | NO     |  |
| bridge          | Bridge Open           | YES | YES                 | YES    |  |
|                 | One Half-Bridge Open  | YES | YES                 | YES    |  |

## 表 7. Open Load Detection in DRV8847

## 表 8. Open Load Detection in DRV8847S (Full-bridge-12)

|                       | LOAD TYPE             | OLD | BRIDGE OP  | nFAULT     | OLD BITS |                            |             |      |      |
|-----------------------|-----------------------|-----|------------|------------|----------|----------------------------|-------------|------|------|
| INTERFACE             | LOAD TIPE             | OLD | OLDBO = 0b | OLDBO = 1b | NFAULT   | OLD1                       | OLD2        | OLD3 | OLD4 |
| 4-pin<br>2-pin        | Full-bridge connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | Х    | Х    |
|                       | Half-bridge connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | х    | Х    |
|                       | Bridge open           | YES | YES        | NO         | YES      | 1b                         | 1b          | Х    | Х    |
|                       | One half-bridge open  | YES | YES        | NO         | YES      | 1b or<br>0b <sup>(2)</sup> | 0b or<br>1b | Х    | х    |
|                       | Full-bridge connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | Х    | Х    |
|                       | Half-bridge connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | Х    | Х    |
| Parallel bridge       | Bridge open           | YES | YES        | NO         | YES      | 1b                         | 1b          | Х    | Х    |
|                       | One half-Bridge Open  | YES | YES        | NO         | YES      | 1b or<br>0b                | 0b or<br>1b | Х    | х    |
| Independent<br>bridge | Full-Bridge Connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | х    | Х    |
|                       | Half-Bridge Connected | NO  | YES        | YES        | NO       | 0b                         | 0b          | Х    | Х    |
|                       | Bridge Open           | YES | YES        | NO         | YES      | 1b                         | 1b          | Х    | Х    |
|                       | One Half-Bridge Open  | YES | YES        | NO         | YES      | 1b or<br>0b                | 0b or<br>1b | Х    | х    |

(1) The operation of the bridge is subjected to the selected mode type:
 (a) In 4-pin or 2-pin interface, the corresponding bridge is in the operating or Hi-Z state.

(b) In parallel bridge (BDC) interface, both bridges are in the operating or Hi-Z state.
(c) In independent bridge interface, the corresponding half-bridge is in the operating or Hi-Z state.

(2) Depending on which half-bridge is open, the corresponding bit in the I<sup>2</sup>C register is set.

The open-load detect sequence comprise of three detection states in which the driver ensures that any of the load is either connected or open as follows.

#### 7.3.8.4.1 Full-Bridge Open Load Detection

As shown in  $\mathbb{R}$  34, during device wakeup, a constant current source pulls the OUT1 pin to the AVDD (internal) fixed voltage which allows current flow from OUT1 to OUT2 terminal. The current drawn is completely dependent on the motor resistance between OUT1 and OUT2. Depending on this current and the comparator threshold voltage (V<sub>OL\_HS</sub> and V<sub>OL\_LS</sub>), the comparator output OL1\_HS and OL2\_LS are either set or reset which determines the open load status.  $\overline{\mathbf{x}}$  9 shows the states of OL1\_HS and OL2\_LS for the open load detect. This test executes before the t<sub>WAKE</sub> or t<sub>ON</sub> time has elapsed. When an open load is detected, the nFAULT pin is latched low until the device is power cycled or device reset with nSLEEP pin. A similar implementation is done for the OUT3 and OUT4 pins.







注

AVDD voltage is the internal regulator voltage and is determined as min (V<sub>VM</sub>, 4.2 V). Hence, for supply voltage (V<sub>VM</sub>) higher than 4.2 V, this voltage is fixed at 4.2 V else it is equal to supply voltage ( $V_{VM}$ ).

### 7.3.8.4.2 Load Connected to VM

For detection of the VM connected load, a constant current source pull-down the OUT1 node as shown in  $\mathbb{R}$  35. This allows the current to flow from VM to OUT1 depending upon the value of load resistor (R<sub>L</sub>) connected between OUT1 and VM. Higher current (not open load) will allow the OL1\_LS comparator to set and higher current resets the comparator output as shown in  $\frac{1}{2}$  10 for open load detection.



图 35. Open Load Detect Circuit for Load Connected to VM

ZHCSID2B-JULY 2018-REVISED SEPTEMBER 2019

www.ti.com.cn

## 7.3.8.4.3 Load Connected to GND

For detection of the GND connected load, the OUT1 node is pulled-up by the internal current source and the internal (4.2-V) fixed voltage as shown in 8 36. This allows the current to flow from OUT1 to GND depending upon the value of load resistor (R<sub>L</sub>) connected between OUT1 and GND. Higher current (not open load) will allow the OL1\_HS comparator to set and higher current resets the comparator output as shown in 5 11.

表 11. Open Load Detection for GND Connected Load

| OL1_HS | OLD STATUS |
|--------|------------|
| 0      | NO OLD     |
| 1      | OLD        |



图 36. Open Load Detect Circuit for Load Connected to GND



## 7.4 Device Functional Modes

The DRV8847 device is active until the nSLEEP pin is pulled logic low. In sleep mode, the internal circuitry (charge pump and regulators) is disabled and all internal FETs are disabled (Hi-Z state).

The device goes to operating mode automatically if the nSLEEP pin is pulled logic high.  $t_{WAKE}$  must elapse before the device is ready for inputs. The nFAULT pin asserts for small duration during power-up. Various functional modes are described in  $\frac{1}{5}$  12.

The DRV8847 device goes to a fault mode in the event of VM undervoltage (UVLO), overcurrent (OCP), openload detection (OLD), and thermal shutdown (TSD). The functionality of each fault depends on the type of fault listed in  $\frac{13}{5}$  for the DRV8847 device and  $\frac{14}{5}$  for the DRV8847S device.

注

The t<sub>SLEEP</sub> time must elapse before the device goes to sleep mode.

| 表 12. Functional Modes |                                                  |                  |                   |  |  |  |  |  |
|------------------------|--------------------------------------------------|------------------|-------------------|--|--|--|--|--|
| MODE                   | CONDITION                                        | H-BRIDGE         | INTERNAL CIRCUITS |  |  |  |  |  |
| Operating              | 2.7 V < V <sub>VM</sub> < 18 V<br>nSLEEP pin = 1 | Operating        | Operating         |  |  |  |  |  |
| Sleep                  | 2.7 V < V <sub>VM</sub> < 18 V<br>nSLEEP pin = 0 | Disabled         | Disabled          |  |  |  |  |  |
| Fault                  | Any fault condition met                          | Depends on fault | Depends on fault  |  |  |  |  |  |

## 表 12. Functional Modes

## 表 13. Fault Support for DRV8847

|                              |                          |                                                  | ••     |                                                 |                      |                                                                  |
|------------------------------|--------------------------|--------------------------------------------------|--------|-------------------------------------------------|----------------------|------------------------------------------------------------------|
| FAULT                        | INTERFACE                | CONDITION                                        | REPORT | H-BRIDGE                                        | INTERNAL<br>CIRCUITS | RECOVERY                                                         |
| VM undervoltage<br>(VM_UVLO) | All interfaces           | $VM < V_{UVLO}$                                  | nFAULT | Both H-bridges in<br>Hi-Z state                 | Shutdown             | Automatic:<br>VM > V <sub>UVLO</sub>                             |
|                              | 4-pin<br>2-pin           |                                                  |        | Corresponding H-<br>bridges in Hi-Z<br>state    |                      |                                                                  |
| Overcurrent<br>(OCP)         | Parallel bridge          | I > I <sub>OCP</sub>                             | nFAULT | Both H-bridges in<br>Hi-Z state                 | Operating            | Automatic:<br>t <sub>RETRY</sub>                                 |
|                              | Independent<br>bridge    |                                                  |        | Corresponding<br>half-bridges in Hi-<br>Z state |                      |                                                                  |
|                              | 4-pin                    | Full-bridge open                                 | nFAULT | H-bridge in<br>operating mode                   |                      |                                                                  |
| Open load detect<br>(OLD)    | 2-pin<br>Parallel bridge | Full-bridges open                                | nFAULT | Both H-bridges in<br>operating mode             | Operating            | Power cycle<br>/RESET: OUTx<br>Connected                         |
|                              | Independent<br>bridge    | Half-bridge open                                 | nFAULT | Half-bridge in operating mode                   |                      |                                                                  |
| Thermal shutdown<br>(TSD)    | All interfaces           | T <sub>J</sub> > T <sub>TSD</sub><br>(min 150°C) | nFAULT | Both H-bridges in<br>Hi-Z state                 | Operating            | T <sub>J</sub> < T <sub>TSD</sub><br>(T <sub>HYS</sub> typ 40°C) |

DRV8847 ZHCSID2B – JULY 2018 – REVISED SEPTEMBER 2019

| FAULT                        | MODE                            | CONDITION                                        | REPORT | H-BRIDGE                                                 | INTERNAL<br>CIRCUITS | RECOVERY                                                         |
|------------------------------|---------------------------------|--------------------------------------------------|--------|----------------------------------------------------------|----------------------|------------------------------------------------------------------|
| VM undervoltage<br>(VM_UVLO) | All interfaces                  | $VM < V_{UVLO}$                                  | nFAULT | Both H-bridges in<br>Hi-Z state                          | Shutdown             | Automatic:<br>VM > V <sub>UVLO</sub>                             |
|                              | 4-pin<br>2-pin                  |                                                  |        | Corresponding H-<br>bridges in Hi-Z<br>state             |                      |                                                                  |
| Overcurrent<br>(OCP)         | Parallel bridge                 | I > I <sub>OCP</sub>                             | nFAULT | Both H-bridges in<br>Hi-Z state                          | Operating            | Automatic:<br>t <sub>RETRY</sub>                                 |
|                              | Independent<br>bridge Interface |                                                  |        | Corresponding<br>half-bridges in Hi-<br>Z state          |                      |                                                                  |
|                              | 4-pin                           | Full-bridge open                                 | nFAULT | H-bridge in<br>operating or Hi-Z<br>state <sup>(1)</sup> |                      |                                                                  |
| Open load detect<br>(OLD)    | 2-pin<br>Parallel bridge        | Full-bridges open                                | nFAULT | Both H-bridges in<br>operating or Hi-Z<br>state          | Operating            | Power cycle /<br>RESET: OUTx<br>Connected                        |
|                              | Independent<br>bridge           | Half-bridge open                                 | nFAULT | Half-bridge in<br>operating or Hi-Z<br>state             |                      |                                                                  |
| Thermal shutdown<br>(TSD)    | All interfaces                  | T <sub>J</sub> > T <sub>TSD</sub><br>(min 150°C) | nFAULT | Both H-bridges in<br>Hi-Z state                          | Operating            | T <sub>J</sub> < T <sub>TSD</sub><br>(T <sub>HYS</sub> typ 40°C) |

(1) The state of the bridge in OLD is dependent on the OLDBO bit as listed in  $\frac{1}{5}$  19.





www.ti.com.cn



## 7.5 Programming

This section applies only to the DRV8847S device (I<sup>2</sup>C variant).

## 7.5.1 I<sup>2</sup>C Communication

## 7.5.1.1 <sup>P</sup>C Write

To write on the I2C bus, the master device sends a START condition on the bus with the address of the 7-bit slave device. Also, the last bit (the R/W bit) is set to 0b, which signifies a write. After the slave sends the acknowledge bit, the master device then sends the register address of the register to be written. The slave device sends an acknowledge (ACK) signal again which notifies the master device that the slave device is ready. After this process, the master device sends 8-bit write data and terminates the transmission with a STOP condition.





## 7.5.1.2 PC Read

To read from a slave device, the master device must first communicate to the slave device which register will be read from. This communication is done by the master starting the transmission similarly to the write process which is by setting the address with the R/W bit equal to 0b (signifying a write). The master device then sends the register address of the register to be read from. When the slave device acknowledges this register address, the master device sends a START condition again, followed by the slave address with the R/W bit set to 1b (signifying a read). After this process, the slave device acknowledges the read request and the master device releases the SDA bus, but continues supplying the clock to the slave device.

During this part of the transaction, the master device becomes the master-receiver, and the slave device becomes the slave-transmitter. The master device continues sending out the clock pulses, but releases the SDA line so that the slave device can transmit data. At the end of the byte, the master device send a negative-acknowledge (NACK) signal, signaling to the slave device to stop communications and release the bus. The master device then sends a STOP condition.







## Programming (接下页)

## 7.5.2 Multi-Slave Operation

Multi-slave operation is used to control multiple DRV8847S devices through one  $I^2C$  line as shown in 39. The default device address of the DRV8847 device is 0x60 (7-bit address). Therefore, any DRV8847S device can be accessed using this address. The steps for multi-slave configuration for programming device-1 out of 4 connected devices (as shown in 39) are as follows:



图 39. Multi-Slave Operation of DRV8847S

- The DRV8847S device variant is configured for multi-slave operation by writing the DISFLT bit (IC2\_CON register) of all connected devices to 1b. This step will disable the nFAULT output pin of all DRV8847S, to avoid any race condition between master and slave I<sup>2</sup>C device.
- Pull the nFAULT pins (nFAULT2, nFAULT3, and nFAULT4 pins) of three devices (2, 3, and 4) to low to release the I<sup>2</sup>C buses of the slave device (device-2, device-3 and device-4). Now only device-1 is connected to master.
- Since, only one device, DRV8847S (1), is connected to the controller, and, therefore, its slave address can be reprogrammed from default 0x60 (7-bit address) to another unique address.
- Similarly, the slave address (SLAVE\_ADDR) of the other three devices (device-2, device-3 and device-4) can be reprogrammed sequentially to unique addresses by a combination of nFAULT pins.
- When all slave addresses are reprogrammed, write the DISFLT bit to 0b (IC2\_CON register). This will enable the nFAULT output pin for fault flagging.
- All the nFAULT pins are released and a multi-slave setup is complete. Now all connected slave devices can be accessed using the newly reprogrammed address.
- The above steps should be repeated for any device in case of a power reset (nSLEEP). .



表 15 lists the memory-mapped I<sup>2</sup>c registers for the DRV8847 device. The I<sup>2</sup>C registers are used to configure the DRV8847S device and for device diagnostics.

注

Do not modify reserved registers or addresses not listed in the register map (表 15). Writing to these registers may have unintended effects. For all reserved bits, the default value is 0b.

| 衣 15.1 C Registers |             |                              |        |        |      |        |          |       |       |       |        |         |
|--------------------|-------------|------------------------------|--------|--------|------|--------|----------|-------|-------|-------|--------|---------|
| Address            | Acronym     | Register Name                | 7      | 6      | 5    | 4      | 3        | 2     | 1     | 0     | Access | Section |
| 0x00               | SLAVE_ADDR  | Slave Address                | RSVD   |        |      | S      | LAVE_ADD | R     |       |       | RW     | Go      |
| 0x01               | IC1_CON     | IC1 Control                  | TRQ    | IN4    | IN3  | IN2    | IN1      | I2CBC | MC    | DE    | RW     | Go      |
| 0x02               | IC2_CON     | IC2 Control                  | CLRFLT | DISFLT | RSVD | DECAY  | OCPR     | OLDOD | OLDFD | OLDBO | RW     | Go      |
| 0x03               | SLR_STATUS1 | Slew Rate and Fault Status-1 | RSVD   | SLR    | RSVD | nFAULT | OCP      | OLD   | TSDF  | UVLOF | RW     | Go      |
| 0x04               | STATUS2     | Fault Status-2               | OLD4   | OLD3   | OLD2 | OLD1   | OCP4     | OCP3  | OCP2  | OCP1  | R      | Go      |

## 表 15. I<sup>2</sup>C Registers

**DRV8847** 

TEXAS INSTRUMENTS

www.ti.com.cn

Complex bit access types are encoded to fit into small table cells. 表 16 shows the codes that are used for access types in this section.

| Access Type      | Code  | Description                            |  |  |  |  |  |
|------------------|-------|----------------------------------------|--|--|--|--|--|
| Read Type        |       |                                        |  |  |  |  |  |
| R                | R     | Read                                   |  |  |  |  |  |
| Write Type       |       |                                        |  |  |  |  |  |
| W                | W     | Write                                  |  |  |  |  |  |
| Reset or Default | Value |                                        |  |  |  |  |  |
| -n               |       | Value after reset or the default value |  |  |  |  |  |

## 表 16. Access Type Codes

## 7.6.1 Slave Address Register (Address = 0x00) [reset = 0x60]

Slave Address is shown in 图 40 and described in 表 17.

## 图 40. Slave Address Register

| 7    | 6 | 5            | 4 | 3 | 2 | 1 | 0 |  |
|------|---|--------------|---|---|---|---|---|--|
| RSVD |   | SLAVE_ADDR   |   |   |   |   |   |  |
| R-0b |   | R/W-1100000b |   |   |   |   |   |  |

### 表 17. Slave Address Register Field Descriptions

| Bit | Field      | Туре | Reset    | Description                                        |
|-----|------------|------|----------|----------------------------------------------------|
| 7   | RSVD       | R    | 0b       | Reserved                                           |
| 6-0 | SLAVE_ADDR | R/W  | 1100000b | Slave address (8 bit)<br>The default value is 0x60 |

## 7.6.2 IC1 Control Register (Address = 0x01) [reset = 0x00]

IC1 Control is shown in 图 41 and described in 表 18.

## 图 41. IC1 Control Register

| 7      | 6      | 5      | 4      | 3      | 2      | 1 0     |  |
|--------|--------|--------|--------|--------|--------|---------|--|
| TRQ    | IN4    | IN3    | IN2    | IN1    | I2CBC  | MODE    |  |
| R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-00b |  |

## 表 18. IC1 Control Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                            |
|-----|-------|------|-------|--------------------------------------------------------|
| 7   | TRQ   | R/W  | 0b    | 0b = Torque scalar set to 100%                         |
|     |       |      |       | 1b = Torque scalar set to 50%                          |
| 6   | IN4   | R/W  | 0b    | The INx bits are used to control the bridge operation. |
| 5   | IN3   | R/W  | 0b    | The INx bits are used to control the bridge operation. |
| 4   | IN2   | R/W  | 0b    | The INx bits are used to control the bridge operation. |
| 3   | IN1   | R/W  | 0b    | The INx bits are used to control the bridge operation. |
| 2   | I2CBC | R/W  | 0b    | 0b = Bridge control configured by using the INx pins   |
|     |       |      |       | 1b = Bridge control configured by using the INx bits   |
| 1-0 | MODE  | R/W  | 00b   | 00b = 4-pin interface                                  |
|     |       |      |       | 01b = 2-pin interface                                  |
|     |       |      |       | 10b = Parallel interface                               |
|     |       |      |       | 11b = Independent mode                                 |



## 7.6.3 IC2 Control Register (Address = 0x02) [reset = 0x00]

IC2 Control is shown in 图 42 and described in 表 19.

| 冬 | 42. | IC2 | <b>Control Reg</b> | ister |
|---|-----|-----|--------------------|-------|
|---|-----|-----|--------------------|-------|

| 7      | 6      | 5    | 4      | 3      | 2      | 1      | 0      |
|--------|--------|------|--------|--------|--------|--------|--------|
| CLRFLT | DISFLT | RSVD | DECAY  | OCPR   | OLDOD  | OLDFD  | OLDBO  |
| R/W-0b | R/W-0b | R-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |

## 表 19. IC2 Control Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                                                                                                                                                                                          |
|-----|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CLRFLT | R/W  | Ob    | Set this bit to issue a clear FAULT command. This command<br>clears all FAULT bits other than the OLD and OLDx bits. This bit<br>reset to 0b after clearing all the faults.<br>0b = No clear FAULT command issued<br>1b = Clear FAULT command issued |
| 6   | DISFLT | R/W  | 0b    | 0b = nFAULT pin not disable<br>1b = nFAULT pin is disabled                                                                                                                                                                                           |
| 5   | RSVD   | R    | 0b    | Reserved                                                                                                                                                                                                                                             |
| 4   | DECAY  | R/W  | 0b    | 0b = 25% fast decay<br>1b = 100% slow decay                                                                                                                                                                                                          |
| 3   | OCPR   | R/W  | 0b    | 0b = OCP auto retry mode<br>1b = OCP latch mode                                                                                                                                                                                                      |
| 2   | OLDOD  | R/W  | 0b    | 0b = Idle<br>1b = OLD on-demand is activated                                                                                                                                                                                                         |
| 1   | OLDFD  | R/W  | 0b    | 0b = Fault signaling on OLD<br>1b = No fault signaling on OLD                                                                                                                                                                                        |
| 0   | OLDBO  | R/W  | 0b    | 0b = Bridge operating on OLD<br>1b = Bridge Hi-Z on OLD                                                                                                                                                                                              |



## 7.6.4 Slew-Rate and Fault Status-1 Register (Address = 0x03) [reset = 0x40]

Fault Status-1 is shown in  $\[ \[ 8mm] 43\]$  and described in  $\[ <math>\[ 5mm] 20\]$ .

## 图 43. Fault Status-1 Register

| 7    | 6      | 5    | 4      | 3    | 2    | 1    | 0     |
|------|--------|------|--------|------|------|------|-------|
| RSVD | SLR    | RSVD | nFAULT | OCP  | OLD  | TSDF | UVLOF |
| R-0b | R/W-0b | R-0b | R-0b   | R-0b | R-0b | R-0b | R-0b  |

|     | 夜 20. Fault Status-1 Register Field Descriptions |      |       |                                                                        |  |  |  |  |
|-----|--------------------------------------------------|------|-------|------------------------------------------------------------------------|--|--|--|--|
| Bit | Field                                            | Туре | Reset | Description                                                            |  |  |  |  |
| 7   | RSVD                                             | R    | 0b    | Reserved                                                               |  |  |  |  |
| 6   | SLR                                              | R/W  | 0b    | 0b = 150 ns<br>1b = 300 ns                                             |  |  |  |  |
| 5   | RSVD                                             | R    | 0b    | Reserved                                                               |  |  |  |  |
| 4   | nFAULT                                           | R    | 0b    | 0b = No FAULT detected (mirrors the nFAULT pin)<br>1b = FAULT detected |  |  |  |  |
| 3   | OCP                                              | R    | 0b    | 0b = No OCP detected<br>1b = OCP detected                              |  |  |  |  |
| 2   | OLD                                              | R    | 0b    | 0b = No open load detected<br>1b = Open load detected                  |  |  |  |  |
| 1   | TSDF                                             | R    | 0b    | 0b = No TSD fault detected<br>1b = TSD fault detected                  |  |  |  |  |
| 0   | UVLOF                                            | R    | Ob    | 0b = No UVLO fault detected<br>1b = UVLO fault detected                |  |  |  |  |

## 表 20. Fault Status-1 Register Field Descriptions



## 7.6.5 Fault Status-2 Register (Address = 0x04) [reset = 0x00]

Fault Status-2 is shown in 图 44 and described in 表 21.

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| OLD4 | OLD3 | OLD2 | OLD1 | OCP4 | OCP3 | OCP2 | OCP1 |
| R-0b |

## 表 21. Fault Status-2 Register Field Descriptions

| Bit | Field | Туре | Reset | Description                                                           |
|-----|-------|------|-------|-----------------------------------------------------------------------|
| 7   | OLD4  | R    | Ob    | 0b = No open load detected on OUT4<br>1b = Open load detected on OUT4 |
| 6   | OLD3  | R    | 0b    | 0b = No open load detected on OUT3<br>1b = Open load detected on OUT3 |
| 5   | OLD2  | R    | Ob    | 0b = No open load detected on OUT2<br>1b = Open load detected on OUT2 |
| 4   | OLD1  | R    | Ob    | 0b = No open load detected on OUT1<br>1b = Open load detected on OUT1 |
| 3   | OCP4  | R    | 0b    | 0b = No OCP detected on OUT4<br>1b = OCP detected on OUT4             |
| 2   | OCP3  | R    | 0b    | 0b = No OCP detected on OUT3<br>1b = OCP detected on OUT3             |
| 1   | OCP2  | R    | 0b    | 0b = No OCP detected on OUT2<br>1b = OCP detected on OUT2             |
| 0   | OCP1  | R    | Ob    | 0b = No OCP detected on OUT1<br>1b = OCP detected on OUT1             |



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The DRV8847 device is used in applications for stepper or brushed DC motor control.

## 8.2 Typical Application

The user can configure the DRV8847 for stepper motor and dual BDC motor applications as described in this section.

## 8.2.1 Stepper Motor Application





## 8.2.1.1 Design Requirements

表 22 lists design input parameters for system design.

|                                                   | girrarameters     |               |
|---------------------------------------------------|-------------------|---------------|
| DESIGN PARAMETER                                  | REFERENCE         | EXAMPLE VALUE |
| Motor supply voltage                              | V <sub>M</sub>    | 12 V          |
| Motor winding resistance                          | RL                | 34 Ω/phase    |
| Motor winding inductance                          | LL                | 33 mH/phase   |
| Motor RMS current                                 | I <sub>RMS</sub>  | 350 mA        |
| Target trip current                               | I <sub>TRIP</sub> | 350 mA        |
| Trip current reference voltage (internal voltage) | V <sub>TRIP</sub> | 150 mV        |

| 表 22. Design Parameters | 表 | 22. | Design | Parameters |
|-------------------------|---|-----|--------|------------|
|-------------------------|---|-----|--------|------------|



## 8.2.1.2 Detailed Design Procedure

### 8.2.1.2.1 Current Regulation

The trip current ( $I_{TRIP}$ ) is the maximum current driven through either winding. The amount of this current depends on the sense resistor value ( $R_{SENSExx}$ ) as shown in  $\Delta \pm 4$  (Considering torque setting (TRQ) as 100%).

$$I_{TRIP} = \frac{Torque \times V_{TRIP}}{R_{SENSExx}}$$

(4)

The I<sub>TRIP</sub> current is set by a comparator which compares the voltage across the R<sub>SENSExx</sub> resistor to a reference voltage. To avoid saturation of the motor, the I<sub>TRIP</sub> current must be calculated as shown in  $\Delta \pm 5$ .

$$I_{TRIP} = \frac{V_{VM}}{R_{L} (\Omega) + R_{DS(ON)_{HS}} (\Omega) + R_{DS(ON)_{LS}} (\Omega) + R_{SENSExx} (\Omega)}$$

where

- $V_{VM}$  is the motor supply voltage.
- R<sub>L</sub> is the motor winding resistance.
- R<sub>DS(ON)\_HS</sub> and R<sub>DS(ON)\_LS</sub> are the high-side and low-side on-state resistance of the FET. (5)

For an  $I_{TRIP}$  value of 350 mA, the value of the sense resistor ( $R_{SENSExx}$ ) is calculated as shown in  $\Delta \pm 6$ .

$$R_{\text{SENSE12}} = R_{\text{SENSE34}} = \frac{V_{\text{TRIP}}}{I_{\text{TRIP}}} = \frac{150 \text{ mV}}{350 \text{ mA}} = 428.6 \text{ m}\Omega$$
(6)

Select the closest available value of 440 m $\Omega$  for the sense resistors. Selecting this value will effect the current accuracy by 2.8%.

TEXAS INSTRUMENTS

www.ti.com.cn

## 8.2.1.3 Application Curves





#### **DRV8847**

#### www.ti.com.cn

ZHCSID2B-JULY 2018-REVISED SEPTEMBER 2019



TEXAS INSTRUMENTS

www.ti.com.cn

## 8.2.2 Dual BDC Motor Application



## 图 58. Typical Application Schematic of Device Driving Two BDC Motors

## 8.2.2.1 Design Requirements

表 23 lists the design input parameters for system design.

| DESIGN PARAMETER                                  | REFERENCE          | EXAMPLE VALUE |
|---------------------------------------------------|--------------------|---------------|
| Motor supply voltage                              | V <sub>M</sub>     | 12 V          |
| Motor winding resistance                          | RL                 | 13.2 Ω        |
| Motor winding inductance                          | LL                 | 500 µH        |
| Motor RMS current                                 | I <sub>RMS</sub>   | 490 mA        |
| Motor start-up current                            | I <sub>START</sub> | 900 mA        |
| Target trip current                               | I <sub>TRIP</sub>  | 1.2 A         |
| Trip current reference voltage (internal voltage) | V <sub>TRIP</sub>  | 150 mV        |

表 23. Design Parameters

## 8.2.2.2 Detailed Design Procedure

### 8.2.2.2.1 Motor Voltage

The motor voltage used in an application depends on the rating of the selected motor and the desired revolutions per minute (RPM). A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.

### 8.2.2.2.2 Current Regulation

The trip current ( $I_{TRIP}$ ) is the maximum current driven through either winding. Because the peak current (start current) of the motor is 900 mA, the  $I_{TRIP}$  current level is selected to be just greater than the peak current. The selected  $I_{TRIP}$  value for this example is 1.2 A. Therefore, use  $\Delta \vec{x}$  7 to select the value of the sense resistors ( $R_{SENSE12}$  and  $R_{SENSE34}$ ) connected to the ISEN12 and ISEN34 pins.

$$R_{\text{SENSE12}} = R_{\text{SENSE34}} = \frac{V_{\text{TRIP}}}{I_{\text{TRIP}}} = \frac{150 \text{ mV}}{1.2 \text{ A}} = 125 \text{ m}\Omega$$
(7)



### 8.2.2.2.3 Sense Resistor

For optimal performance, the sense resistor must:

- Be a surface mount component
- Have low inductance
- Be rated for high enough power
- · Be placed closely to the motor driver

The power dissipated by the sense resistor equals  $I_{RMS}^2 \times R$ . In this example, the peak current is 900 mA, the RMS motor current is 490 mA, and the sense resistor value is 125 m $\Omega$ . Therefore, the sense resistors ( $R_{SENSE12}$  and  $R_{SENSE34}$ ) dissipate 30 mW (490 mA<sup>2</sup> × 125 m $\Omega$  = 30 mW). The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a printed circuit board (PCB) is shared with other components generating heat, margin should be added. For best practice, measure the actual sense resistor temperature in a final system, along with the power MOSFETs, because those components are often the hottest.

Because power resistors are larger and more expensive than standard resistors, the common practice is to use multiple standard resistors in parallel, between the sense node and ground. This practice distributes the current and heat dissipation.

## 8.2.3 Open Load Implementation

This section presents the open load detection circuit and the operation. The open load detection diagnostic test runs during the device power up or when the DRV8847 device comes out from sleep mode. In the I<sup>2</sup>C variant device (DRV8847S), the OLD diagnostic test can run any instant of time using the I<sup>2</sup>C register bits.

## 8.2.3.1 Open Load Detection Circuit

OLD circuit consists of four main components i.e. current source (and current sink), series sequencing switches (sequenced by the digital core), resistors and comparators. For ground (GND) connected load, the current source ( $I_{OL_PU}$ ) pulls up the OUTx node to internal regulator voltage (AVDD) and allows the current to flow from internal regulator voltage (AVDD) to ground via the connected load as shown in  $\mathbb{S}$  59. Moreover, for the supply (VM) connected load, the current sink ( $I_{OL_PD}$ ) pulls down the current from supply voltage (VM) to ground via the connected load as shown in  $\mathbb{S}$  61. The resistance of the load connected at the OUTx terminal will change the source / sink current and indirectly the voltage drop across two resistors (12-k $\Omega$  and 15-k $\Omega$ ). This voltage drop across resistors is compared with the reference voltage ( $V_{OL_HS}$  and  $V_{OL_LS}$ ) by the internal comparators to give the output as OL1\_HS and OL1\_LS. This comparator output is fed to the open load digital circuit to determine the open load condition.

注

Following are the values of various parameter shown above: AVDD voltage = 4.2-V,  $I_{OL_PU}$  = 200-µA,  $I_{OL_PD}$  = 230-µA,  $V_{OL_HS}$  = 2.3-V,  $V_{OL_LS}$  = 1.2-V.

Note that the values taken above are at the typical condition of supply voltage and temperature. Refer to "Typical Characteristics" section in Specifications for detailed specifications.

## 8.2.3.2 OLD for Ground Connected Load

### 8.2.3.2.1 Half Bridge Open

If no-load is connected at the OUT1, then no current flows from AVDD. This pulls up the positive terminal of OL1\_HS comparator to 4.2-V (AVDD). This if compared with 2.3-V ( $V_{OL_HS}$ ) sets the comparator output to "1", which signifies an open load detect.



## 图 59. Open Load Detect Circuit for Load Connected to Ground (GND)

### 8.2.3.2.2 Half Bridge Short

If OUT1 pin is shorted to ground, then pull-up current of 200-μA (I<sub>OL PU</sub>) flows from AVDD. Due to this, there is a voltage drop at the positive terminal of OL1\_HS comparator as:

$$V_{OL1_HS}(+) = V_{AVDD} - I_{OL_PU} \times 12k\Omega$$
(9)

Using 公式 8, the V<sub>OL1 HS</sub>(+) is calculated as shown in 公式 9,

$$V_{OL1 HS}(+) = 4.2V - 200 \mu A \times 12 k\Omega = 1.8V$$

This voltage, if compared with 2.3-V (V<sub>OL HS</sub>) reset the OL1\_HS comparator output to "0", which signifies a no open load detect.

### 8.2.3.2.3 Load Connected

If a resistive load (R<sub>1</sub>) is connected between OUT1 and GND, then current flowing from AVDD depends on load reistance (R<sub>1</sub>) as:

$$I_{LOAD} = \frac{V_{AVDD}}{R_L + 12k\Omega}$$
(10)

Now, if the voltage drop at positive terminal of OL1\_HS comparator is higher than 2.3-V (V<sub>OL HS</sub>), the comparator sets output to "1" showing as open load. Hence, the voltage required to trip the OL1\_HS comparator is calculated as:

$$V_{OL}_{HS} < V_{AVDD} - I_{LOAD} \times 12k\Omega$$
<sup>(11)</sup>

By putting 公式 10 to 公式 11,

. .

**١** 

54

$$V_{OL_{HS}} < V_{AVDD} - \frac{V_{AVDD} \times 12k\Omega}{R_{L} + 12k\Omega}$$
(12)

By solving  $\Delta \vec{x}$  12, the load resistance (R<sub>L</sub>) is expressed as,

.

1010

$$R_{L} > \frac{V_{AVDD} \times 12k\Omega}{V_{AVDD} - V_{OL} - HS} - 12k\Omega$$
(13)

(8)

(9)

FXAS

NSTRUMENTS

www.ti.com.cn



By putting the values of  $V_{AVDD}$  and  $V_{OL\_HS}$  in  $\Delta \pm 13$ , the load resistance (R<sub>L</sub>) is calculated as 14.52-k $\Omega$ . Hence, any resisitive load connected between OUTx and GND above this value is shown as an open-load.

### 注

The values of these parameters are taken for a typical case for understanding. These parameters changes with supply voltage and temperature. User has to consider a design margin based on the above calculations.



图 60. Resistance Threshold's for Open Load Detect in Ground (GND) Connected Load

## 8.2.3.3 OLD for Supply (VM) Connected Load



图 61. Open Load Detect Circuit for Load Connected to Supply Voltage (VM)

## 8.2.3.3.1 Half Bridge Open

If no-load is connected at the OUT1, then no current flows from supply (VM). This pulls down the negative terminal of OL1\_LS comparator to 0-V (GND). This if compared with 1.2-V ( $V_{OL_LS}$ ) sets the comparator output to "1", which signifies an open load detect.

If OUT1 pin is shorted to supply (VM), then pull-down current of 230-µA (I<sub>OL\_LS</sub>) flows from supply (VM). Due to this, there is a voltage drop at the negative terminal of OL1 LS comparator as:

$$V_{OL1\_LS}(-) = I_{OL\_PD} \times 15k\Omega$$
<sup>(14)</sup>

Using 公式 14, the V<sub>OL1 LS</sub>(-) is calculated as shown in 公式 15,

$$V_{OL1 LS}(-) = 230 \mu A \times 15 k\Omega = 3.45 V$$

This voltage, if compared with 1.2-V (V<sub>OL LS</sub>) reset the OL1\_LS comparator output to "0", signifying a no open load detect.

## 8.2.3.3.3 Load Connected

If a resistive load (R<sub>1</sub>) is connected between OUT1 and VM, then current flowing from supply (VM) is as:

$$I_{LOAD} = \frac{V_{VM}}{R_L + 15k\Omega}$$
(16)

Now, if the voltage drop at negative terminal of OL1\_LS comparator is lower than 1.2-V (V<sub>OL LS</sub>), the comparator sets output to "1" showing open load. Hence, the voltage required to trip OL1\_LS comparator is calculated as:

$$V_{OL_{LS}} > I_{LOAD} \times 15 k\Omega$$
<sup>(17)</sup>

By putting 公式 16 to 公式 17,

$$V_{OL\_LS} > \frac{V_{VM} \times 15k\Omega}{R_L + 15k\Omega}$$
(18)

By solving  $\Delta \pm 18$ , the load resistance (R<sub>1</sub>) is expressed as,

$$R_{L} > \frac{V_{VM} \times 15k\Omega}{V_{OL_{LS}}} - 15k\Omega$$
(19)

By putting the values of V<sub>VM</sub> and V<sub>OL\_HS</sub> in  $\Delta \pm$  19, the load resistance (R<sub>L</sub>) is calculated as 135-k $\Omega$  for supply voltage (V<sub>VM</sub>) of 12-V. Hence, any resistive load connected between VM and OUTx above this value (at V<sub>VM</sub> = 12-V) is shown as an open-load.



图 62. Resistance Threshold's for Open Load Detect in Supply (VM) Connected Load

In the open load detection for load connected to supply (VM) configuration, the resistive load threshold for an open load also depends on the supply voltage ( $V_{VM}$ ).

www.ti.com.cn

(15)



## 8.2.3.4 OLD for Full Bridge Connected Load

## 8.2.3.4.1 Full Bridge Open

If no-load is connected between the OUT1 and OUT2 terminals, then no current flows from internal regulator (AVDD). Now, the voltage-drop at the positive terminal of high side comparator of half-bridge-1 (OL1\_HS) and the negative terminal of low side comparator of half-bridge-2 (OL2\_LS) will be as follows:

## 8.2.3.4.1.1 High side comparator of half-bridge-1 (OL1\_HS)

Since no current is flowing from the internal regulator (AVDD), the voltage at the OUT1 node (which is also the positive terminal of OL1\_HS comparator) is clamped to 4.2-V (i.e. AVDD). This if compared with 2.3-V ( $V_{OL_HS}$ ) sets the comparator output to "1".

## 8.2.3.4.1.2 Low side comparator of half-bridge-2 (OL2\_LS)

For an open load condition, no current flows through the SW2\_LS switch, which pulls down the negative terminal of OL2\_LS comparator to 0-V (GND). This if compared with 1.2-V (V<sub>OL LS</sub>) sets the comparator output to "1".

Now, if both the comparator outputs (OL1\_HS and OL2\_LS) is high, it signifies an open load.

## 8.2.3.4.2 Full Bridge Short

If there is short between the OUT1 and OUT2 terminals, then a short current ( $I_{SC}$ ) will flows from internal regulator (AVDD) depending upon the high-side (12-k $\Omega$ ) and low-side (15-k $\Omega$ ) resistors as,

$$I_{SC} = \frac{V_{AVDD}}{15k\Omega + 12k\Omega} = \frac{V_{AVDD}}{27k\Omega}$$
(20)

Hence the short-current flowing using  $\Delta \pm 20$  is calculated as,

$$I_{SC} = \frac{V_{AVDD}}{27k\Omega} = \frac{4.2V}{27k\Omega} = 155.56\mu A$$
(21)

Now, the voltage-drop at the positive terminal of high side comparator of half-bridge-1 (OL1\_HS) and the negative terminal of low side comparator of half-bridge-2 (OL2\_LS) will be as follows:

## 8.2.3.4.2.1 High side comparator of half-bridge-1 (OL1\_HS)

Now, the pull up current of  $I_{SC}$  (155.56-µA) is flowing from the internal regulator (AVDD), therefore the voltage at the positive terminal of OL1\_HS comparator (which is also the OUT1 node) is calculated as,

$$V_{OL1_{HS}}(+) = V_{AVDD} - I_{SC} \times 12k\Omega$$
<sup>(22)</sup>

using 公式 22, the  $V_{OL1_HS}(+)$  is calculated as,

$$V_{OL1_HS}(+) = 4.2V - 155.56\mu A \times 12k\Omega = 2.33V$$
(23)

This voltage, if compared with 2.3-V (V<sub>OL\_HS</sub>) sets the OL1\_HS comparator output to "1".

## 8.2.3.4.2.2 Low side comparator of half-bridge-2 (OL2\_LS)

The pull down current of  $I_{SC}$  (155.56-µA) is flowing from the internal regulator (AVDD) to the SW2\_LS switch, therefore the voltage at the negative terminal of OL2\_LS comparator is calculated as,

$$V_{OL2\_LS}(+) = I_{SC} \times 15k\Omega$$
<sup>(24)</sup>

Using 公式 24, the  $V_{OL2 LS}$  is calculated as,

(25)

**NSTRUMENTS** 

ÈXAS

 $V_{OL2\ LS}(+) = 155.56 \mu A \times 15 k\Omega = 2.33 V$ 

This voltage, if compared with 1.2-V (V<sub>OL LS</sub>) reset the OL2\_LS comparator output to "0".

Since, OL1\_HS comparator shows an output "1" and OL2\_LS comparator shows and output "0", therefore this case is considered as no-open load.





## 8.2.3.4.3 Load Connected in Full Bridge

If there is a load (R<sub>L</sub>) connected between the OUT1 and OUT2 terminals, then a load current (I<sub>L</sub>) is calculated as,

$$I_{LOAD} = \frac{V_{AVDD}}{12k\Omega + R_{L} + 15k\Omega} = \frac{V_{AVDD}}{R_{L} + 27k\Omega}$$
(26)

Now, the voltage-drop at the positive terminal of high side comparator of half-bridge-1 (OL1\_HS) and the negative terminal of low side comparator of half-bridge-2 (OL2\_LS) will be as follows:



### 8.2.3.4.3.1 High side comparator of half-bridge-1 (OL1\_HS)

If the voltage drop at positive terminal of OL1\_HS comparator is higher than 2.3-V ( $V_{OL_HS}$ ), the comparator sets output to "1" (for open load). Hence, the voltage required to trip the OL1\_HS comparator is calculated as:

$$V_{OL_{HS}} < V_{AVDD} - I_{LOAD} \times 12k\Omega$$
<sup>(27)</sup>

By putting 公式 26 into 公式 27,

$$V_{OL_{HS}} < V_{AVDD} - \frac{V_{AVDD} \times 12k\Omega}{R_{L} + 27k\Omega}$$
(28)

By solving  $\Delta \pm 28$ , the load resistance (R<sub>L</sub>) is expressed as,

$$R_{L} > \frac{V_{AVDD} \times 12k\Omega}{V_{AVDD} - V_{OL} + 8} - 27k\Omega$$
<sup>(29)</sup>

By putting the values of  $V_{AVDD}$  and  $V_{OL_{HS}}$  in  $\Delta \pm 29$ , the load resistance (R<sub>L</sub>) is calculated as (-)10.2-k $\Omega$ . Since, the value of resistance is negative, therefore, the voltage at positive terminal of OL1\_HS comparator is always higher than  $V_{OL}$  HS and comparator output is always high ("1").

## 8.2.3.4.3.2 Low side comparator of half-bridge-2 (OL2\_LS)

If the voltage drop at negative terminal of OL2\_LS comparator is lower than 1.2-V ( $V_{OL_LS}$ ), the comparator sets output to "1" showing as open load. Hence, the voltage required to trip the OL2\_LS comparator is calculated as:

$$V_{OL\_LS} > I_{LOAD} \times 15 k\Omega$$
(30)

By putting 公式 26 to 公式 30,

$$V_{OL\_LS} = \frac{V_{AVDD} \times 15k\Omega}{R_L + 27k\Omega}$$
(31)

By solving  $\Delta \pm 31$ , the load resistance (R<sub>L</sub>) is expressed as,

$$R_{L} > \frac{V_{AVDD} \times 15k\Omega}{V_{OL_{LS}}} - 27k\Omega$$
(32)

By putting the values of  $V_{AVDD}$  and  $V_{OL_{LS}}$  in  $\Delta \vec{x}$  32, the load resistance (R<sub>L</sub>) is calculated as 25.5-k $\Omega$ . Therefore, the output of OL2\_HS comparator sets to 1, if the load resistance is greater than 25.5-k $\Omega$ .

Since, the OL1\_HS comparator always outputs "1", therefore, the open load status is solely dependent on the output of OL2\_HS comparator. If OL2\_HS comparator output is "1", then an open load is detected.



图 64. Resistance Threshold's for Open Load Detect for Load Connected in Full-Bridge Configuration



## 9 Power Supply Recommendations

The DRV8847 device is designed to operate from an input voltage supply ( $V_{VM}$ ) range from 2.7 V to 18 V. Place a 0.1- $\mu$ F ceramic capacitor rated for VM as close to the DRV8847 device as possible. In addition, a bulk capacitor with a value of at least 10  $\mu$ F must be included on the VM pin.

## 9.1 Bulk Capacitance Sizing

Bulk capacitance sizing is an important factor in motor drive system design. The amount of bulk capacitance depends on a variety of factors including:

- Type of power supply
- Acceptable supply voltage ripple
- · Parasitic inductance in the power supply wiring
- Type of motor (brushed DC, brushless DC, stepper)
- Motor start-up current
- Motor braking method

The inductance between the power supply and motor drive system limits the rate that current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. Size the bulk capacitance to meet acceptable voltage ripple levels.

The data sheet provides a recommended minimum value, but system-level testing is required to determine the appropriate-sized bulk capacitor.



图 65. Setup of Motor Drive System With External Power Supply



## 10 Layout

## 10.1 Layout Guidelines

Bypass the VM pin to ground using a low-ESR ceramic bypass capacitor with a recommended value of 10  $\mu$ F and rated for VM. Place this capacitor as close to the VM pin as possible with a thick trace or ground plane connection to the device GND pin.

## 10.2 Layout Example



图 66. Layout Recommendation of 16-Pin TSSOP Package for Single-Layer Board



图 67. Layout Recommendation of 16-Pin HTSSOP Package for Double-Layer Board



## Layout Example (接下页)



## 图 68. Layout Recommendation of 16-Pin QFN Package for Double-Layer Board



## **10.3 Thermal Considerations**

## 10.3.1 Maximum Output Current

In actual operation, the maximum output current that is achievable with a motor driver is a function of the die temperature. This die temperature is greatly affected by ambient temperature and PCB design. Essentially, the maximum motor current is the amount of current that results in a power dissipation level that, along with the thermal resistance of the package and PCB, keeps the die at a low enough temperature to avoid thermal shutdown.

The dissipation ratings given in the data sheet can be used as a guide to calculate the approximate maximum power dissipation that can be expected without putting the device in thermal shutdown for several different PCB constructions. However, for accurate data, the actual PCB design must be analyzed through measurement or thermal simulation.

## 10.3.2 Thermal Protection

The DRV8847 device has thermal shutdown (TSD) as described in the *Maximum Output Current* section. If the die temperature exceeds approximately 150°C, the device is disabled until the temperature decreases 40°C.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

## **10.4** Power Dissipation

Power dissipation in the DRV8847 device is dominated by the DC power dissipated in the output FET resistance  $(R_{DS(ON)\_HS} \text{ and } R_{DS(ON)\_LS})$ . Additional power is dissipated because of PWM switching losses. These losses are dependent on the PWM frequency, rise and fall times, and VM supply voltages. These switching losses are typically on the order of 10% to 30% of the DC power dissipation.

Use 公式 33 to estimate the DC power dissipation of one H-bridge.

 $P_{TOT} = R_{DS(ON) LS} \times I_{OUT(RMS)}^2 + R_{DS(ON) HS} \times I_{OUT(rms)}^2$ 

where

- P<sub>TOT</sub> is the total power dissipation
- I<sub>OUT(RMS)</sub> is the RMS output current being applied to motor
- R<sub>DS(ON)\_HS</sub> and R<sub>DS(ON)\_LS</sub> are the high-side and low-side on-state resistance of the FET

(33)

## 注

The value of  $R_{DS(ON)\_HS}$  and  $R_{DS(ON)\_LS}$  increases with temperature. Therefore, as the device heats, the power dissipation increases. This relationship must be considered when sizing the heat-sink.

INSTRUMENTS

Texas

## 11 器件和文档支持

11.1 文档支持

11.1.1 相关文档

请参阅如下相关文档:

- 德州仪器 (TI), 《DRV8847EVM 用户指南》
- 德州仪器 (TI), 《DRV8847EVM 和 DRV8847SEVM 软件用户指南》
- 德州仪器 (TI), 《大型电器中的小型电机》TI 技术手册

## 11.2 接收文档更新通知

要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 11.3 社区资源

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 11.4 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 11.6 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

## 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | g                  |      | ,              | (2)             | (6)                           | (3)                 |              | (4/3)                   |         |
| DRV8847PWPR      | ACTIVE        | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 8847PWP                 | Samples |
| DRV8847PWR       | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 8847PW                  | Samples |
| DRV8847RTER      | ACTIVE        | WQFN         | RTE                | 16   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 8847                    | Samples |
| DRV8847RTET      | ACTIVE        | WQFN         | RTE                | 16   | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 8847                    | Samples |
| DRV8847SPWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 8847SPW                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      |        | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|--------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8847PWPR | HTSSOP | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8847PWR  | TSSOP  | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8847RTER | WQFN   | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DRV8847RTET | WQFN   | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| DRV8847SPWR | TSSOP  | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Oct-2020



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8847PWPR | HTSSOP       | PWP             | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| DRV8847PWR  | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| DRV8847RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| DRV8847RTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |
| DRV8847SPWR | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |

# **MECHANICAL DATA**



- A. All linear almensions are in millimeters. Dimensioning and tolerancing per A B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.



## RTE (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







# RTE (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# **GENERIC PACKAGE VIEW**

## **PWP 16**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **PWP0016C**



# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



# **PWP0016C**

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **PWP0016C**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司