**DRV8860** ZHCSBM8C - SEPTEMBER 2013-REVISED OCTOBER 2014 ## DRV8860 8 通道串行接口低边驱动器 ## 特性 - 8 通道受保护低边驱动器 - 8 个具有过流保护功能的 NMOS 场效应晶体管 (FET) - 集成型感应集流二极管 - 串行接口 - 开路/短路负载检测 - 可配置 100% 占空比输出时间 - 可配置脉宽调制 (PWM) 占空比 - 持续电流驱动能力 - 560 mA(单通道打开)PW和PWP - 200 mA(八通道打开)PW - 330 mA (八通道打开) PWP - 支持并联配置 - 8V 至 38V 电源电压范围 - 数字输入滤波器 - 内部数据回读功能 - 保护和诊断特性 - 过流保护 (OCP) - 开路负载检测 (OL) - 过热关断 (OTS) - 欠压闭锁 (UVLO) - 独立通道状态报告 - 故障情况警报 ## 2 应用范围 - 继电器、单极步进电机 - 螺线管, 电磁驱动器 - 常见低边开关应用 #### 简化电路原理图 ## 3 说明 DRV8860 是一款 8 通道低边驱动器,此驱动器具有过 流保护和开路/短路负载检测功能。 它具有内置的用来 钳制由电感负载生成的关闭瞬态的二极管,可被用于驱 动单极步进电机、直流电机、继电器、螺线管、或者其 它负载。 DRV8860PWP 可提供最高 330mA (8 通道打开)的 连续输出电流, DRV8860PW 则可提供最高 200mA(8 通道打开)的连续输出电流。 此电流驱动 能力随着 PWM 占空比的降低而增加。 单一通道打开 时能够驱动高达 560mA 的持续输出电流。 细节请参 考输出电流建议部分。 提供了一个串口来控制 DRV8860 输出驱动器、配置内 部设置寄存器以及读取每条通道的故障状态。 多个 DRV8860 器件可采用菊花链连在一起以共同使用一个 单一串口。 也可通过串口来配置加电时间和保持 PWM 占空比。 利用这些功能,可实现比传统的始终 开启解决方案更低的运行温度。 还提供用于过流保护、短路保护、欠压闭锁和过热保护 的内部关断功能。 DRV8860 能够诊断开路负载情况。 每条通道的故障信息可由串口读取,并且有一个外部故 障引脚指示。 ## 器件信息(1) | | HH 11 1H 76. | | |----------|--------------|-----------------| | 部件号 | 封装 | 封装尺寸 (标称值) | | DD\/8960 | TSSOP (16) | E 00mm v 6 40mm | | DRV8860 | HTSSOP (16) | 5.00mm x 6.40mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 | $\neg$ | _ = | |--------|-----| | | 717 | | | ノベ | | | | • 1 | | |---|--------------------------------------|----------------------------------------|-----------------| | 1 | 特性1 | 8.4 Device Functional Modes | 13 | | 2 | 应用范围1 | 8.5 Programming | 15 | | 3 | 说明1 | 8.6 Register Maps | 26 | | 4 | 简化电路原理图1 | 9 Application and Implementation | <mark>27</mark> | | 5 | 修订历史记录 | 9.1 Application Information | 27 | | 6 | Pin Configuration and Functions | 9.2 Typical Application | 27 | | 7 | Specifications | 10 Power Supply Recommendations | 29 | | ′ | • | 10.1 Power Supply and Logic Sequencing | 29 | | | 7.1 Absolute Maximum Ratings | 11 Layout | 30 | | | 7.3 Recommended Operating Conditions | 11.1 Layout Guidelines | | | | 7.4 Thermal Information | 11.2 Layout Example | 30 | | | 7.5 Electrical Characteristics | 11.3 Thermal Consideration | | | | 7.6 Timing Requirements | 12 器件和文档支持 | 32 | | | 7.7 Typical Characteristics | 12.1 商标 | | | 8 | Detailed Description 7 | 12.2 静电放电警告 | 32 | | U | 8.1 Overview | 12.3 术语表 | 32 | | | 8.2 Functional Block Diagram | <b>13</b> 机械封装和可订购信息 | 32 | | | 8.3 Feature Description | | | | | 0.5 Todata Description | | | | | | | | # 5 修订历史记录 NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cł | nanges from Revision B (July 2014) to Revision C | Page | |----|----------------------------------------------------------------------------------------------|------| | • | Added caption to Figure 7 | 13 | | • | Added caption to Figure 8 | 13 | | • | Moved the Serial Control Interface information into the Programming section of the datasheet | 15 | | • | Moved the Register Maps information into the Detailed Description section of the datasheet | 26 | | • | Changed Figure 35 from a black background to a white background | 28 | | • | Added caption to Figure 37 | 30 | | • | Changed title From: Thermal Information To: Thermal Consideration | 31 | | CI | nanges from Revision A (November 2013) to Revision B | Page | |----|------------------------------------------------------------------------------------------------|------| | • | 已增加特性: 串行接口 | 1 | | • | 已更改"持续电流驱动能力"特性列表 | 1 | | • | 删除了特性:可编程电流系统配置 | 1 | | • | 更新了应用范围列表 | 1 | | • | 句子"利用这些功能可实现比传统的始终开启解决方案更低的温度运行" 更改为"利用这些功能,可实现比传统的始终开启解决方案更低的运行温度" | | | • | Added the Handling Ratings table | 5 | | • | Changed the MIN value for VM in the Recommended Operating Conditions table From: 8.2 V To: 8 V | 5 | | • | Added HTTSSOP (PWP) to the Thermal Information table | 5 | | • | Changed V <sub>IL</sub> From: MIN = - To: 0 V, TYP = 0.6 V To: | | | • | Changed V <sub>IH</sub> From: MIN = 2 V To: 1.5 V, MAX = - To: 5.3 V | 6 | | • | Changed V <sub>HYS</sub> From: MIN = - To: 100 mV, TYP = 0.45 V To: | 6 | | • | Added the Timing Requirements table | 6 | | • | Added the Overview section | | | • | Changed the description of the Recommended Output Current section | 9 | | | | | | ww | w.ti.com.cn | ZHCSBM8C -SEPTEMBER 2013-REVISE | D OCTOBER 2014 | |----|-------------------------------------------------------|---------------------------------|----------------| | • | Deleted the Example Output Configuration section. | | 11 | | • | Changed the Serial Control Interface description text | | 15 | | | | | | | Ch | anges from Original (Sentember 2013) to Revision A | | Page | | - | anges from Original (September 2013) to Revision A | | Page | | • | 增加了特性:可编程电流系统配置 | | 1 | | • | | | 1 | ## 6 Pin Configuration and Functions # PW (TSSOP) PACKAGE (TOP VIEW) #### PWP (HTSSOP) PACKAGE (TOP VIEW) ## **Pin Functions** | NAME | PIN | I/O <sup>(1)</sup> | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | |--------|-----|--------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | 5 | _ | Device ground | All pins must be connected to ground | | VM | 1 | _ | Motor power supply | Connect to motor supply voltage. Bypass to GND with a 0.1 $\mu$ F ceramic capacitor plus a 10 $\mu$ F electrolytic capacitor. | | ENABLE | 8 | I | Output stage enable control input | Logic high to enable outputs, logic low to disable outputs. Internal logic and registers can be read and written to when ENABLE is logic low. Internal pulldown. | | LATCH | 4 | I | Serial latch signal | Refer to serial communication waveforms. Internal pulldown. | | CLK | 3 | I | Serial clock input | Rising edge clocks data into part for write operations. Falling edge clocks data out of part for read operations. Internal pulldown. | | DIN | 2 | I | Serial data input | Serial data input from controller. Internal pulldown. | | DOUT | 6 | 0 | Serial data output | Serial data output to controller. Open-drain output with internal pullup. | | nFAULT | 7 | OD | Fault | Logic low when in fault condition. Open-drain output requires external pullup. Faults: OCP, OL, OTS, UVLO | | OUT1 | 16 | 0 | Low-side output 1 | NFET output driver. Connect external load between this pin and VM | | OUT2 | 15 | 0 | Low-side output 2 | NFET output driver. Connect external load between this pin and VM | | OUT3 | 14 | 0 | Low-side output 3 | NFET output driver. Connect external load between this pin and VM | | OUT4 | 13 | 0 | Low-side output 4 | NFET output driver. Connect external load between this pin and VM | | OUT5 | 12 | 0 | Low-side output 5 | NFET output driver. Connect external load between this pin and VM | | OUT6 | 11 | 0 | Low-side output 6 | NFET output driver. Connect external load between this pin and VM | | OUT7 | 10 | 0 | Low-side output 7 | NFET output driver. Connect external load between this pin and VM | | OUT8 | 9 | 0 | Low-side output 8 | NFET output driver. Connect external load between this pin and VM | <sup>(1)</sup> Directions: I = input, O = output, OD = open-drain output #### **Table 1. External Components** | COMPONENT | PIN 1 | PIN 1 PIN 2 RECOMMENDED | | |-----------------------|----------------------------------------------------|-------------------------|-------------------------------------------| | 0 | VM | GND | 0.1 μF ceramic capacitor rated for VM | | C <sub>(VM1)</sub> | VIVI | GND | 10 μF electrolytic capacitor rated for VM | | R <sub>(nFAULT)</sub> | V3P3 <sup>(1)</sup> nFAULT $> 4.7 \text{ k}\Omega$ | | > 4.7 kΩ | <sup>(1)</sup> V3P3 is not a pin on the DRV8860, but a V3P3 supply voltage pullup is required for open-drain output nFAULT. ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | MIN | MAX | UNIT | |-------------------------------------|---------------------------|------------|---------|------| | Power supply voltage range | VM | -0.3 | 40 | V | | Digital input pin current range | ENABLE, LATCH, CLK, DIN | 0 | 20 | mA | | Digital output pin voltage range | DOUT, nFAULT | -0.5 | 7 | V | | Digital output pin current | DOUT, nFAULT | -0.5 | 7 | V | | Output voltage range | OUTx | -0.3 | 40 | V | | Output current range | OUTx | Internally | limited | Α | | Operating virtual junction temperat | ure range, T <sub>J</sub> | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. #### 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------------------------|-------------------------------------------------------------------------------|------|-----|------| | T <sub>stg</sub> | T <sub>stg</sub> Storage temperature range | | | | °C | | V | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | -2 | 2 | kV | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -500 | 500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-------------------------------------|-----|---------|------| | VM | Motor power supply voltage range | 8 | 38 | 8 V | | I <sub>OUT</sub> | Low-side driver current capability | | 560 | mA | | T <sub>A</sub> | Operating ambient temperature range | -40 | 8 | °C | ## 7.4 Thermal Information<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | THERMAL METRIC | TSSOP | HTSSOP | LINUT | |--------------------------|----------------------------------------------|--------------|---------------|-------| | | THERMAL METRIC | PW (16 PINS) | PWP (16 PINS) | UNIT | | $\Theta_{JA}$ | Junction-to-ambient thermal resistance | 103 | 40.9 | | | $R_{\theta JC(TOP)}$ | Junction-to-case (top) thermal resistance | 37.9 | 28.5 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 48 | 23.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 3 | 0.9 | 10/00 | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 47.4 | 23.0 | | | R <sub>0JC(BOTTOM)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 3.0 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>2)</sup> All voltage values are with respect to network ground terminal. <sup>3)</sup> Power dissipation and thermal limits must be observed <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics $T_A = 25$ °C, over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------|-----------------------------------------------------------|-----|------|-----|------| | POWER | SUPPLIES | | | | | | | I <sub>(VM)</sub> | VM operating supply current | VM = 24 V | | 3 | | mA | | V <sub>(UVLO)</sub> | VM undervoltage lockout voltage | VM rising | | | 8.2 | V | | | EVEL INPUTS (DIN, CLK, LATCH, ENA | ABLE) | | | | | | V <sub>IL</sub> | Input low voltage | | 0 | | 0.7 | V | | V <sub>IH</sub> | Input high voltage | | 1.5 | | 5.3 | V | | V <sub>HYS</sub> | Input hysteresis | | 100 | | | mV | | I <sub>IL</sub> | Input low current | V <sub>IN</sub> = 0 | -20 | | 20 | μA | | I <sub>IH</sub> | Input high current | V <sub>IN</sub> = 3.3 V | | | 100 | μA | | R <sub>PD</sub> | Input pulldown resistance | | | 100 | | kΩ | | nFAULT, | DOUT OUTPUTS (OPEN-DRAIN OUTF | PUTS) | | | | | | V <sub>OL</sub> | Output low voltage | I <sub>O</sub> = 5 mA | | | 0.5 | V | | I <sub>OH</sub> | Output high leakage current | V <sub>O</sub> = 3.3 V, nFAULT | -1 | | 1 | μA | | R <sub>PU</sub> | Input pullup resistance | DOUT only (Pull up to internal 5.7 V) | | 1.4 | | kΩ | | LOW-SID | E FET DRIVERS | | | | | | | Б | EET as vasiatores | VM = 24 V, I <sub>O</sub> = 150 mA, T <sub>J</sub> = 25°C | | 1.5 | | | | R <sub>ds(on)</sub> | FET on resistance | VM = 24 V, I <sub>O</sub> = 150 mA, T <sub>J</sub> = 85°C | | 1.8 | | Ω | | I <sub>OFF</sub> | Off-state leakage current | VM = 24 V, T <sub>J</sub> = 25°C | 0 | 30 | | μA | | HIGH-SIE | DE FREE-WHEELING DIODES | | | | | | | V <sub>F</sub> | Diode forward voltage | VM = 2 4V, I <sub>O</sub> = 150 mA, T <sub>J</sub> = 25°C | | 0.9 | | V | | PROTEC | TION CIRCUITS | | | | | | | I <sub>OCP</sub> | Overcurrent protection trip level | Each channel separately monitored | | 620 | | mA | | I <sub>OL</sub> | Open load detect pull-down current | Each channel separately monitored | | 30 | | μA | | V <sub>OL</sub> | Open load detect threshold voltage | Each channel separately monitored | | 1.2 | | V | | T <sub>TSD</sub> | Thermal shutdown temperature | Die temperature | 150 | 160 | 180 | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | Die temperature | | 35 | | °C | | | OPPING FREQUENCY | | | | ' | | | | | Duty cycle is > 25% | 45 | 50 | 55 | | | $f_{PWM}$ | PWM chopping frequency | Duty cycle is 25% | 22 | 25 | 28 | kHz | | | | Duty cycle is 12.5% | 11 | 12.5 | 14 | | ## 7.6 Timing Requirements | | | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------|----------------------------------------------------|-----|-----|------|------| | t <sub>PD</sub> | Propagation delay | STEP to current change | | | 150 | ns | | t <sub>R</sub> | Rise time | 1 450 A \/A 24\/ | 50 | | 300 | ns | | t <sub>F</sub> | Fall time | I <sub>O</sub> = 150 mA, VM = 24 V, resistive load | 50 | | 300 | ns | | t <sub>OCP</sub> | Overcurrent protection deglitch time | VM = 24 V | 2.7 | 3.5 | 3.85 | μs | | t <sub>OL</sub> | Open load detect deglitch time | Each channel separately monitored | 14 | 17 | 20 | μs | ## 7.7 Typical Characteristics ## 8 Detailed Description #### 8.1 Overview The DRV8860 is an integrated 8-channel low side driver with overcurrent protection and open/short detection. It has built-in diodes to clamp turn-off transients generated by inductive loads, and can be used to drive unipolar stepper motors, DC motors, relays, solenoids, or other loads. DRV8860 can supply up to 200 mA x 8 channel continuous output current. The current driving capability increases with lower PWM duty cycle. A single channel can deliver up to 560 mA continuous output current. Refer to the current capability table for details. A serial interface is provided to control the DRV8860 output drivers, configure internal register settings, and read the fault status of each channel. Multiple DRV8860 devices can be daisy-chained together to use a single serial interface. Energizing-time and holding-PWM-duty cycle are configurable through the serial interface as well. These functions allow for cooler running than traditional always-on solutions. Internal shutdown functions are provided for overcurrent protection, short-circuit protection, unde voltage lockout and over temperature. DRV8860 can diagnosis an open load condition. Fault information for each channel can be read out through serial interface and is indicated by an external fault pin. ## 8.2 Functional Block Diagram #### 8.3 Feature Description ## 8.3.1 Recommended Output Current DRV8860 current capability will depend on several system application parameters such as system ambient temperature, maximum case temperature, and overall output duty cycle. The PWP package provides a better heatsinking capability through the PowerPAD™; and therefore, is cable of driving higher output current or operating at a slightly lower temperature than the device in PW package. | OUTPUT CURRENT RECOMMENDATION (PW PACKAGE) T <sub>A</sub> = 25°C | | | | | | | | | |------------------------------------------------------------------|-------------------------|--|--|--|--|--|--|--| | CONFIGURATION | OUTPUT CURRENT CAPACITY | | | | | | | | | 1x output on (100% duty cycle) | 566 mA | | | | | | | | | 2x outputs on (100% duty cycle) | 400 mA per output | | | | | | | | | 4x outputs on (100% duty cycle) | 283 mA per output | | | | | | | | | 8x outputs on (100% duty cycle) | 200 mA per output | | | | | | | | Figure 3. Output Current Capacity vs Duty Cycle for PW Package Figure 4. Maximum Current Capacity vs Duty Cycle when Paralleling Outputs for DRV8860PW #### 8.3.2 Daisy Chain Connection Two or more DRV8860 devices may be connected together to use a single serial interface. The SDATOUT pin of the first device in the chain is connected to the SDATIN pin of the next device. The SCLK, LATCH, RESET, and nFAULT pins are connected together. Timing diagrams are shown in Figure 5 and Figure 6 for the configuration of single devices, as well as two devices in daisy-chain connection. Figure 5. Single Device Connection Figure 6. Daisy-Chain Connection #### 8.3.3 Protection Circuits The DRV8860 is fully protected against undervoltage, overcurrent and overtemperature events. #### 8.3.3.1 Overcurrent Protection (OCP) When output current exceeds OCP trigger level, corresponding channel will be automatically turned off. nFault pin will be set low and corresponding OCP flag in fault register will be set to 1. Over current faults are automatically cleared whenever the corresponding output is turned off by setting the Data register bit to '0'. Alternatively, a Fault Reset special command will also clear this value. In either case, once all bits in the Fault register are clear, nFAULT is released. #### 8.3.3.2 Open Load Detection (OL) When any output is in off status (the corresponding Data Register bit is set to '0'), a current sink pulls the node down with approximately 30 $\mu$ A. If the voltage on the pin is sensed to be less than 1.2 V, then an open load condition is reported. nFAULT is driven low and the OL bit of the fault register (F8:F1) corresponding to the specific channel is set. Open load faults are automatically cleared whenever the corresponding output is turned on by setting the Data register bit to '1'. Alternatively, a Fault Reset special command will also clear this value. In either case, once all bits in the Fault register are clear, nFAULT is released. #### 8.3.3.3 Thermal Shutdown (TSD) If the die temperature exceeds safe limits, all outputs will be disabled, and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level, operation will automatically resume. The nFAULT pin will be released after operation has resumed. #### 8.3.3.4 Undervoltage Lockout (UVLO) If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled and internal logic will be reset. Operation will resume when VM rises above the UVLO threshold. nFAULT will not be asserted in this condition. #### 8.3.3.5 Digital Noise Filter The DRV8860 features an internal noise filter on all digital inputs. In a noisy system, noise may disturb the serial daisy-chain interface. Without an input filter, this noise may result in an unexpected behavior or output state. The digital input filter is capable of removing unwanted noise frequencies while allowing fast communication over the serial interface. #### 8.4 Device Functional Modes ## 8.4.1 Internal Registers The DRV8860 is controlled with a simple serial interface. There are three register banks that are used during operation: the Data register, the Control register, and the Fault register. Register data movement flow and direction will be affected by special command. Figure 7. Register Data Movement In default condition, 8 Bit shift register data moves into output control register DATA-REG. ## **Device Functional Modes (continued)** Figure 8. 8 Bit Shift Register Data Movement ## 8.5 Programming #### 8.5.1 Serial Control Interface DRV8860 is using a daisy chain serial interface. Data is latched into the register on the rising edge of the LATCH pin. Data is clocked in on the rising edge of CLK when writing, and data is clocked out on the falling edge of CLK when reading. #### 8.5.1.1 Data Writing Waveform Figure 9. Writing Data Register - Single Device Figure 10. Writing Data Register - Daisy Chan Figure 11. Writing Data Register - Data Flow ## **Programming (continued)** ## 8.5.1.2 Fault Register Reading Waveform Figure 12. Reading Fault Register - Single Device Figure 13. Reading Fault Register - Daisy Chain Figure 14. Reading Fault Register - Data Flow ## **Programming (continued)** #### 8.5.1.3 Special Command Besides output ON/OFF control and fault status reading back, DRV8860 has special functions to make system more robust or power efficient. These functions will need special command to initiate the device or configure the internal registers. There are 5 Special Commands: - 1. Write Control Register command - 2. Read Control Register command - 3. Read Data Register command - 4. Fault Register Reset command - 5. PWM Start command Special wave form pattern on CLK and LATCH pin will issue the special command, as below Figure 15. Special Command | CDECIAL COMMAND | CLK CYCLES IN EACH PART | | | | | | | | | |------------------------|-------------------------|--------|--------|--------|--|--|--|--|--| | SPECIAL COMMAND | Part 1 | Part 2 | Part 3 | Part 4 | | | | | | | Write Control Register | 1 | 2 | 2 | 3 | | | | | | | Read Control Register | 1 | 4 | 2 | 3 | | | | | | | Read Data Register | 1 | 4 | 4 | 3 | | | | | | | Fault Register Reset | 1 | 2 | 4 | 3 | | | | | | | PWM Start | 1 | 6 | 6 | 3 | | | | | | #### 8.5.1.3.1 Special command: Write Control Register When Write-Control-Register command is issued, the following serial data will be latched into timing and duty control register. Figure 16. Writing Control Register - Single Device Figure 17. Writing Control Register - Daisy Chain Figure 18. Writing Control Register - Data Flow Control Register #2 #### 8.5.1.3.2 Special command: Read Control Register When Read-Control-Register command is issued, control register content will be copied to internal shift register and following CLK will shift this content out from DOUT pin. This provides a mechanism for system to verify the control register is correctly programmed. Figure 20. Read Control Register - Daisy Chain Control Register Contents B Figure 21. Read Control Register - Data Flow Data Register 2 #### 8.5.1.3.3 Special command: Read Data Register When Read-Data-Register command is issued, internal output data register content will be copied to internal shift register and following CLK will shift this content out from DOUT pin. This provides a mechanism for system to verify the output data is correctly programmed. It makes system more robust in noisy system. Figure 23. Reading Data Register - Daisy Chain Figure 24. Reading Data Register - Data Flow #### 8.5.1.3.4 Special command: Fault Register Reset When Fault-Register-Reset command is issued, internal 16bit fault register will be cleared. System can use this method to clear out all fault condition in every chained device at once. Figure 25. Fault Register Reset #### 8.5.1.3.5 Special command: PWM Start When Fault-Register-Reset command is issued, output channel will ignore energizing time and directly enter into PWM mode following the setting in control register. Figure 26. PWM Start Command ## 8.5.1.4 Output Energizing and PWM Control The device output is defined by two stages: Energizing Phase and PWM Phase. During the Energizing phase, the channel is turned on with 100% duty cycle for a duration set by Control register bits C4:C1. In PWM chopping phase, with the PWM Duty Cycle defined by Control register bits C7:C5. The behavior of each bit in the Control Register is described in Table 2. **Table 2. Control Register Settings** | <b>C</b> 8 | <b>C7</b> | C6 | C5 | C4 | C3 | C2 | C1 | Value | | DESCRIPTION | | | |------------|-----------|----|----|----|----|----|----|--------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--| | 0 | Х | Х | Х | Х | Х | Х | Х | N/A | | Outputs always in Energizing mode | | | | 1 | Х | Х | X | 0 | 0 | 0 | 0 | 0 ms | No Energizing, starts in PWM chopping | | | | | 1 | X | X | X | 0 | 0 | 0 | 1 | 3 ms | | | | | | 1 | X | X | X | 0 | 0 | 1 | 0 | 5 ms | | | | | | 1 | X | X | X | 0 | 0 | 1 | 1 | 10 ms | | | | | | 1 | X | X | X | 0 | 1 | 0 | 0 | 15 ms | | | | | | 1 | X | X | X | 0 | 1 | 0 | 1 | 20 ms | | | | | | 1 | X | X | X | 0 | 1 | 1 | 0 | 30 ms | | | | | | 1 | Х | Х | X | 0 | 1 | 1 | 1 | 50 ms | Sets the Energizing Time (100% duty cycle) before switching to PWM Phase | | | | | 1 | X | X | Х | 1 | 0 | 0 | 0 | 80 ms | | | | | | 1 | Х | Х | X | 1 | 0 | 0 | 1 | 110 ms | | Switching to 1 www.1 hase | | | | 1 | Х | Х | X | 1 | 0 | 1 | 0 | 140 ms | | | | | | 1 | Х | Х | Х | 1 | 0 | 1 | 1 | 170 ms | | | | | | 1 | Х | Х | X | 1 | 1 | 0 | 0 | 200 ms | | | | | | 1 | X | X | X | 1 | 1 | 0 | 1 | 230 ms | | | | | | 1 | X | X | X | 1 | 1 | 1 | 0 | 260 ms | | | | | | 1 | X | X | X | 1 | 1 | 1 | 1 | 300 ms | | | | | | 1 | 0 | 0 | 0 | Х | Х | X | X | 0% | ( | Output is off after Energizing Phase | | | | 1 | 0 | 0 | 1 | Х | Х | Х | X | 12.50% | 12.5 kHz | | | | | 1 | 0 | 1 | 0 | Х | Х | Х | X | 25.00% | 25 kHz | | | | | 1 | 0 | 1 | 1 | Х | Х | Х | Х | 37.50% | | | | | | 1 | 1 | 0 | 0 | Х | Х | Х | Х | 50.00% | | Sets PWM chopping duty cycle. DC is the duty cycle that the low-side FET is on. | | | | 1 | 1 | 0 | 1 | Х | X | Χ | X | 62.50% | 50 kHz | daty dyoic that the low side ( E1 lo of). | | | | 1 | 1 | 1 | 0 | Х | Х | Х | Х | 75.00% | | | | | | 1 | 1 | 1 | 1 | Х | X | Х | Х | 87.50% | | | | | There are five operation cases as described in Figure 27 through Figure 31. The output is turned on with 100% duty cycle. Figure 27. Case 1: Timer Enable Bit (C8) is 0 (Default Value) The output is turned on in PWM chopping mode with duty cycle defined by Control register bits C7:C5. Figure 28. Case 2: Timer Enable Bit (C8) is 1 and Energizing Timing Bits (C4:C1) are 0000 The output is turned on in Energizing mode with 100% duty cycle for a duration set by Control register bits C4:C1. After the timer expires, the output switches to PWM chopping mode with PWM Duty Cycle defined by Control register bits C7:C5. Figure 29. Case 3: Timer Enable Bit (C8) is 1, Energizing Timing Bits (C4:C1) are NOT 0000, and PWM Duty Bits (C7:C5) are NOT 000 The output is turned on in Energizing mode with 100% duty cycle for a duration set by Control register bits C4:C1. After the timer expires, the output is turned off. Figure 30. Case 4: Timer Enable Bit (C8) is 1, Energizing Timing Bits (C4:C1) are NOT 0000, and PWM Duty Bits (C7:C5) are 00 #### 8.5.1.4.1 PWM Start Special Command Used The output is turned on in Energizing mode with 100% duty cycle, and a timer is enabled with duration set by Control register bits C4:C1. If the PWM Start special command is received before the timer expires, then the output switches to PWM chopping mode with PWM Duty Cycle defined by Control register bits C7:C5. If the timer expires and no PWM Start is received, then the device will stay in Energizing mode regardless of other PWM Start commands. Figure 31. Case 5: Timer Enable Bit (C8) is 0, Energizing Timing Bits (C4:C1) are NOT 0000, and PWM Duty Bits (C7:C5) are NOT 000 #### 8.6 Register Maps ## 8.6.1 Data Register The Data register is used to control the status of each of the eight outputs: Figure 32. Data Rester | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | |------|------|------|------|------|------|------|------| | OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When any bit is '1', the corresponding output will be active. When any bit is '0', the output will be inactive. The data register is the default write location for the serial interface. In order to read back data from this register, the Data Register Readout special command is used. #### 8.6.2 Fault Register The Fault register can be read to determine if any channel exist fault condition. OCP is an overcurrent fault and OLD is an open load fault. Figure 33. Fault Register | F16 | F15 | F14 | F13 | F12 | F11 | F10 | F9 | |----------|----------|----------|----------|----------|----------|----------|----------| | OUT8 OCP | OUT7 OCP | OUT6 OCP | OUT5 OCP | OUT4 OCP | OUT3 OCP | OUT2 OCP | OUT1 OCP | | R/W | F8 | F7 | F6 | F5 | F4 | F3 | F2 | F1 | | OUT8 OL | OUT7 OL | OUT6 OL | OUT5 OL | OUT4 OL | OUT3 OL | OUT2 OL | OUT1 OL | | R/W LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When any fault occurs, nFAULT pin will be driven low and corresponding Fault register bit will be set up as '1'. OCP is a flag indicating overcurrent fault. ODP is a flag indicating open load fault. Fault bits can be reset by two approaches: - 1. Special command 'FAULT RESET' clear all fault bits. - Setting Data register to ON will clear corresponding OLD bits.Setting Data register to OFF will clear corresponding OCP bits. ## 8.6.3 Control Register The Control register is used to adjust the Energizing Time and PWM Duty Cycle of outputs: Figure 34. Control Rester | C8 | C7 C6 | | C5 | C4 | C3 | C2 | C1 | | | |-----------------|-------|------------------|-------|-------------------------|----|----|----|--|--| | Over All Enable | PW | M Duty Cycle cor | ntrol | Energizing Time control | | | | | | | R/W | | R/W | | | R/ | W | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Special command 'WRITE CONTROL REGISTER' is used to program control register. Special command 'READ CONTROL REGISTER' is used to read back control register content. ## 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The DRV8860 is an eight channel low side driver with protection features. The following design is a common application of the DRV8860. ## 9.2 Typical Application #### 9.2.1 Design Requirements **Table 3. Design Parameters** | Parameter | Value | |---------------------|--------------------| | Input voltage range | 8 V – 38 V | | Current | 330 mA per channel | ## 9.2.2 Detailed Design Procedure ## 9.2.2.1 Drive Current The current path is from VM, through the load, into the low-side sinking driver. Power dissipation $I^2R$ losses in one sink are calculated using Equation 1. $$P_D = I^2 \times R_{DS(on)} \tag{1}$$ ## 9.2.3 Application Curves Figure 35. PWM Operation ## 10 Power Supply Recommendations The DRV8860 is designed to operate from an input voltage supply (VM) range between 8 and 38 V. A 0.1-µF ceramic capacitor rated for VM must be placed as close as possible to the VM pin. In addition to the local decoupling cap, additional bulk capacitance is required and must be sized accordingly to the application requirements. Bulk capacitance sizing is an important factor in motor drive system design. It is dependent on a variety of factors including: - Type of power supply - Acceptable supply voltage ripple - Parasitic inductance in the power supply wiring - · Type of load - Load startup current The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. The user should size the bulk capacitance to meet acceptable voltage ripple levels. The datasheet generally provides a recommended value but system level testing is required to determine the appropriate sized bulk capacitor. Figure 36. Example Setup of Motor Drive System with External Power Supply ## 10.1 Power Supply and Logic Sequencing There is no specific sequence for powering-up the DRV8860. It is okay for digital input signals to be present before VM is applied. After VM is applied to the DRV8860, it begins operation based on the status of the control pins. ## 11 Layout #### 11.1 Layout Guidelines - The VM pin should be bypassed to GND using a low-ESR ceramic bypass capacitor with a recommended value of 0.1-µF rated for VM. - This capacitor should be placed as close as possible to the VM pin on the device with a thick trace or ground plane connection to the device GND pin. - The VM pin must be bypassed to ground using and appropriate bulk capacitor. This component must be located close to the DRV8860. ## 11.2 Layout Example Where the pull-up voltage (V3P3) is an external supply in the range of the recommended operating conditions for the digital open-drain outputs. Figure 37. DRV8860 Layout #### 11.3 Thermal Consideration The DRV8860 device has thermal shutdown (TSD) as described in the *Thermal Shutdown (TSD)* section. If the die temperature exceeds approximately 150°C, the device is disabled until the temperature drops to a safe level. Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high of an ambient temperature. #### 11.3.1 Power Dissipation Power dissipation in the DRV8860 device is dominated by the power dissipated in the output FET resistance, $R_{DS(on)}$ . Use the following equation to calculate the estimated average power dissipation of each output when running a driving a load. $$P_D = R_{DS(on)} \times I_O^2$$ #### where: - P<sub>D</sub> is the power dissipation of one channel - R<sub>DS(on)</sub> is the resistance of each FET - Io is the RMS output current being applied to each channel (2) I<sub>O</sub> is equal to the average current into the channel. Note that at startup, this current is much higher than normal running current; these peak currents and their duration must be also be considered. The total device dissipation is the power dissipated in each channel added together. The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking. #### **NOTE** $R_{DS(on)}$ increases with temperature, so as the device heats, the power dissipation increases. This fact must be taken into consideration when sizing the heatsink. ## 11.3.2 Heatsinking The PowerPAD package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this connection can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, a copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers. For details about how to design the PCB, refer to the TI application report, *PowerPAD<sup>TM</sup> Thermally Enhanced Package* (SLMA002), and the TI application brief, *PowerPAD Made Easy<sup>TM</sup>* (SLMA004), available at www.ti.com. In general, the more copper area that can be provided, the more power can be dissipated. ## 12 器件和文档支持 ## 12.1 商标 PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 12.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ## 13 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2014, 德州仪器半导体技术(上海)有限公司 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DRV8860APW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8860A | Samples | | DRV8860APWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8860A | Samples | | DRV8860PW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8860 | Samples | | DRV8860PWPR | ACTIVE | HTSSOP | PWP | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 85 | 8860PWP | Samples | | DRV8860PWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 8860 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 26-Feb-2019 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DRV8860APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DRV8860PWPR | HTSSOP | PWP | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DRV8860PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 26-Feb-2019 \*All dimensions are nominal | 7 till dillitorionomo di o mominidi | | | | | | | | | |-------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | | DRV8860APWR | TSSOP | PW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | | DRV8860PWPR | HTSSOP | PWP | 16 | 2000 | 350.0 | 350.0 | 43.0 | | | DRV8860PWR | TSSOP | PW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. #### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 7. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 8. Size of metal pad may vary due to creepage requirement. - Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司