

SLUSA62A - OCTOBER 2010-REVISED NOVEMBER 2010

# Over-Voltage and Over-Current Charger Protection IC With Integrated Charging FET and LDO Mode

Check for Samples: bq24351

# FEATURES

- Robust Protection
  - Input Over-Voltage Protection
  - Input Over-Current Protection
  - Accurate Battery Over-Voltage Protection
  - Thermal Shutdown
  - Output Short-Circuit Protection
- Integrated Charging FET
- 10.5V Over-Voltage Protection

### LDO Mode Operation

- 6.38V Output Voltage Regulation
- Current Limited Power Supply for Host

### Controller

- Soft-Start to Prevent Inrush Currents
- Soft-Stop to Prevent Voltage Spikes
- 30V Maximum Input Voltage
- Supports Up to 1A Load Current
- Small 2mm × 2mm 8pin SON Package

# APPLICATIONS

- Mobile Phones
- Low-Power Handheld Devices

# DESCRIPTION

The bq24351 is a highly integrated circuit designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage and the battery voltage. In case of an input over-voltage condition, the IC will turn off the internal power FET after a blanking time. If the battery voltage rises to unsafe levels during charging process, power is removed from the system. If the input current exceeds the over current threshold for a limited time, the IC will turn off the control from the host. The integrated charging FET can regulate the charge voltage and current according to the control from the host. The device can also provide a voltage source with over voltage and over current protection for host controller.

#### TYPICAL APPLICATION CIRCUIT



#### PIN ASSIGNMENT



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

#### SLUSA62A – OCTOBER 2010 – REVISED NOVEMBER 2010

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### Q 2 Q 1 VOUT VACIN ACIN OUT ¥П Protection & Gate Control IO(OCF INPUT UVLO VACIN П t<sub>BLK(CHGIN)</sub> VUVLC Vchgii INPUT OVP GND CHGIN VACIN ∎ VOREG t<sub>DGL(OVP)</sub> 500 Ω Control VOVE L ogic CHGIN Discharge SLEEP VACIN ∎ VOUT Battery OVP Protection VBAT Т tDGL(BOVP) Control BVove GATDRV VBAT Thermal VBAT Shutdown

#### SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM

#### **PIN FUNCTIONS**

| PIN         |                                                                                                                                                                                                               | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.                                                                                                                                                                                                           | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
| ACIN        | 1,2                                                                                                                                                                                                           | I   | Power Supply Input, connect to an external DC supply. Connect an external $1-\mu F$ ceramic capacitor (minimum) to GND.                                                                                                                                                                                                                 |
| OUT         | 7,8                                                                                                                                                                                                           | 0   | Output terminal to the charging system.                                                                                                                                                                                                                                                                                                 |
| VBAT        | VBAT 4 I Battery voltage sense input. Connected to pack positive terminal through a resistor. Connected to pack positive terminal through a resistor. Connected to pack positive terminal through a resistor. |     | Battery voltage sense input. Connected to pack positive terminal through a resistor. Connected to ground if battery OVP function is not used.                                                                                                                                                                                           |
| GATDRV      | 5                                                                                                                                                                                                             | Ι   | P-FET gate drive input, connected to gate drive pin of the host charger controller                                                                                                                                                                                                                                                      |
| CHGIN       | 6                                                                                                                                                                                                             | 0   | Output power pin for power input of host charger controller. Connect an external ceramic bypass capacitor (1.0- $\mu$ F minimum) to GND.                                                                                                                                                                                                |
| GND         | 3                                                                                                                                                                                                             | -   | Ground terminal                                                                                                                                                                                                                                                                                                                         |
| Thermal PAD | )                                                                                                                                                                                                             |     | There is an internal electrical connection between the exposed thermal pad and the GND pin of the device. The thermal pad must be connected to the same potential as the GND pin on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. GND pin must be connected to ground at all times. |

### ORDERING INFORMATION<sup>(1)</sup>

| PART NUMBER | MARKING | MARKING MEDIUM QUANTITY |      | PACKAGE       | INPUT OVP<br>THRESHOLD |  |  |
|-------------|---------|-------------------------|------|---------------|------------------------|--|--|
| bq24351DSGR | QUO     | Tape and Reel           | 3000 | 2mm × 2mm SON | 10.5 V                 |  |  |
| bq24351DSGT | QUO     | Tape and Reel           | 250  | 2mm × 2mm SON | 10.5 V                 |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



SLUSA62A-OCTOBER 2010-REVISED NOVEMBER 2010

#### www.ti.com

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                    |                                    | VALUE / UNIT                   |
|--------------------|------------------------------------|--------------------------------|
| Input voltage      | ACIN (with respect to GND)         | –0.3 V to 30 V                 |
| Output voltage     | OUT, CHGIN (with respect to GND)   | –0.3 V to 7V                   |
| Input voltage      | VBAT, GATDRV (with respect to GND) | –0.3 V to 7 V                  |
| Input current      | ACIN                               | -1.8 A <sup>(2)</sup> to 1.4 A |
| Junction temperatu | ıre, T <sub>J</sub>                | -40°C to 150°C                 |
| Storage temperatu  | re, T <sub>STG</sub>               | -65°C to 150°C                 |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

(2) Reverse current is specified for a maximum of 50 hours at  $T_J < 150^{\circ}$ C.

### THERMAL INFORMATION

|                    |                                                                                                                                                                                                  | bq24351 |       |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|
|                    | THERMAL METRIC <sup>(1)</sup> Junction-to-ambient thermal resistance <sup>(2)</sup> Junction-to-case (top) thermal resistance <sup>(3)</sup> Junction-to-board thermal resistance <sup>(4)</sup> | SON     | UNITS |
|                    |                                                                                                                                                                                                  | 8 PINS  |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>                                                                                                                                            | 61.8    |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>                                                                                                                                         | 61.3    |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance <sup>(4)</sup>                                                                                                                                              | 15.4    | 80AM  |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>                                                                                                                                        | 0.4     | °C/W  |
| Ψјв                | Junction-to-board characterization parameter <sup>(6)</sup>                                                                                                                                      | 15.4    |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup>                                                                                                                                      | 8.6     |       |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific

JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **RECOMMENDED OPERATING CONDITIONS**

|                   |                      | MIN | MAX | UNITS |
|-------------------|----------------------|-----|-----|-------|
| V <sub>ACIN</sub> | ACIN voltage range   | 4.4 | 15  | V     |
| I <sub>ACIN</sub> | Current, ACIN pin    |     | 1   | А     |
| TJ                | Junction temperature | -40 | 125 | °C    |

SLUSA62A -OCTOBER 2010-REVISED NOVEMBER 2010

# STRUMENTS

**EXAS** 

# **ELECTRICAL CHARACTERISTICS**

Refer to the typical application circuit shown in Figure 1. These specifications apply over ACIN = 5V,  $T_J$  = -40 to 125°C, unless otherwise specified. Typical values are at  $T_J$  = 25°C.

|                         | PARAMETER                                                         | TEST CONDITIONS                                                                                                                                                                       | MIN  | TYP  | MAX  | UNIT |
|-------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| ACIN                    |                                                                   |                                                                                                                                                                                       |      |      |      |      |
| Maria a                 | Under-voltage lock-out threshold                                  | ACIN: $3V \rightarrow 2V$ , ACIN falling                                                                                                                                              | 1.8  | 1.95 | 2.1  | V    |
| V <sub>UVLO</sub>       | Under-voltage lock-out timeshold                                  | ACIN: $2V \rightarrow 3V$ , ACIN rising                                                                                                                                               | 2.5  |      |      | v    |
| t <sub>BLK(CHGIN)</sub> | Input power on blanking time                                      | ACIN rising to CHGIN rising                                                                                                                                                           |      | 10   |      | ms   |
| I <sub>DD</sub>         | Operating current                                                 | No load on OUT and CHGIN pin                                                                                                                                                          |      |      | 500  | μA   |
| INPUT TO                | OUTPUT CHARACTERISTICS                                            |                                                                                                                                                                                       |      |      |      |      |
|                         | On resistance from ACIN to OUT                                    | $I_{OUT} = 1.0A$ , ACIN = 5V, GATDRV = 0V                                                                                                                                             |      | 415  | 685  | mΩ   |
|                         | On resistance from ACIN to CHGIN                                  | $I_{CHGIN} = 1.0A$ , ACIN = 5V, $I_{OUT} = 0A$                                                                                                                                        |      | 250  | 495  | mΩ   |
| INPUT OVE               | ER-VOLTAGE PROTECTION (OVP)                                       |                                                                                                                                                                                       |      |      |      |      |
| V <sub>OREG</sub>       | CHGIN voltage in LDO mode                                         | ACIN = 7.1V, GATDRV = CHGIN, $I_{CHGIN} = 0$ to 1A                                                                                                                                    | 6.25 | 6.38 | 6.52 | V    |
| V <sub>OVP</sub>        | Input OVP threshold                                               | ACIN rising                                                                                                                                                                           | 10.2 | 10.5 | 10.8 | V    |
| V <sub>HYS-OVP</sub>    | Input OVP recovery hysteresis                                     | ACIN: $12V \rightarrow 9V$                                                                                                                                                            | 145  | 160  | 175  | mV   |
| t <sub>DGL(OVP)</sub>   | Input OVP deglitch time                                           | ACIN rising to CHGIN falling                                                                                                                                                          |      | 256  |      | μS   |
| t <sub>REC(OVP)</sub>   | Input OVP recovery time                                           | ACIN falling below V <sub>OVP</sub> to CHGIN rising                                                                                                                                   |      | 8.2  |      | ms   |
| ( /                     | ER CURRENT LIMITING AND PROTECTION                                |                                                                                                                                                                                       | 1    |      |      |      |
| I <sub>O(OCP)</sub>     | OCP threshold                                                     |                                                                                                                                                                                       | 1.02 | 1.2  | 1.38 | А    |
| t <sub>DGL(OCP)</sub>   | OCP blanking time                                                 |                                                                                                                                                                                       |      | 176  |      | μs   |
| t <sub>REC(OCP)</sub>   | OCP recovery time                                                 |                                                                                                                                                                                       |      | 131  |      | ms   |
| ( )                     | OVER-VOLTAGE PROTECTION                                           |                                                                                                                                                                                       |      |      |      |      |
| BV <sub>OVP</sub>       | Battery OVP threshold                                             | VBAT rising                                                                                                                                                                           | 4.3  | 4.35 | 4.4  | V    |
| V <sub>HYS-BOVP</sub>   | Battery OVP hysteresis                                            | VBAT falling                                                                                                                                                                          | 200  | 250  | 300  | mV   |
| I <sub>VBAT</sub>       | VBAT pin leakage current                                          | VBAT = 4.25V, series connection of a 200-k $\Omega$ resistor, T <sub>J</sub> = 25°C                                                                                                   |      |      | 10   | nA   |
| t <sub>DGL(BOVP)</sub>  | Battery OVP deglitch time                                         | VBAT rising to CHGIN falling                                                                                                                                                          |      | 8.2  |      | ms   |
| t <sub>REC(BOVP)</sub>  | Battery OVP recovery time                                         | VBAT falling below BVOVP to CHGIN rising                                                                                                                                              |      | 131  |      | ms   |
| CHGIN                   |                                                                   | <u> </u>                                                                                                                                                                              |      |      |      |      |
| V <sub>SEXIT</sub>      | Sleep mode exit threshold and CHGIN turn on threshold, ACIN-OUT   | ACIN rising, OUT = 4.2 V                                                                                                                                                              | 24   | 90   | 160  | mV   |
| V <sub>SENTRY</sub>     | Sleep mode entry threshold and CHGIN turn off threshold, ACIN-OUT | ACIN falling, OUT = 4.2 V                                                                                                                                                             | 10   | 55   | 105  | mV   |
| I <sub>DDSLP</sub>      | Sleep mode supply current                                         | OUT = 4.2 V, GATDRV = 4.2 V,<br>ACIN = VSS                                                                                                                                            |      |      | 10   | μA   |
| R <sub>DIS</sub>        | CHGIN discharge resistor                                          |                                                                                                                                                                                       |      | 500  |      | Ω    |
|                         | Leakage current from OUT to CHGIN                                 | $\begin{array}{l} \text{OUT}=4.2 \text{ V}, \text{ GATDRV}=4.2 \text{ V}, \text{ CHGIN}=0 \text{ V}, \\ \text{ACIN}=0 \text{ V}, \text{ T}_{\text{J}}=85^{\circ}\text{C} \end{array}$ |      |      | 1    | μA   |
| INTEGRAT                | ED P-FET PARAMETERS                                               |                                                                                                                                                                                       |      |      |      |      |
| Vt                      | Threshold voltage, CHGIN-GATDRV                                   | CHGIN = 5V, OUT = 3.6V, I <sub>OUT</sub> = 10mA                                                                                                                                       | 500  | 680  | 800  | mV   |
| lg                      | GATDRV pin leakage current                                        |                                                                                                                                                                                       |      | 0.1  | 1    | μA   |
| loff                    | Off state leakage current at OUT pin                              | ACIN = 5V, GATDRV = CHGIN, OUT = 0V                                                                                                                                                   |      | 1    |      | μA   |
| Ronp                    | On resistance of P-FET (from CHGIN to OUT)                        | I <sub>OUT</sub> = 1.0A, ACIN = 5V, GATDRV = 0V                                                                                                                                       |      | 165  | 225  | mΩ   |
| Gm                      | Forward transconductance                                          | ACIN = 5V, I <sub>OUT</sub> = 5mA, GATDRV = 3.5V                                                                                                                                      |      | 27   |      | mA/V |
| Cg                      | Input capacitance at the GATDRV pin                               | CHGIN = GATDRV = 5V                                                                                                                                                                   |      | 104  |      | pF   |
| THERMAL                 | PROTECTION                                                        |                                                                                                                                                                                       |      |      |      |      |
| T <sub>J(OFF)</sub>     | Thermal shutdown threshold                                        | Junction temperature rising                                                                                                                                                           | 140  | 150  | 160  | °C   |
| T <sub>J(OFF-HYS)</sub> | Thermal shutdown hysteresis                                       | Junction temperature falling                                                                                                                                                          |      | 20   |      | °C   |



SLUSA62A-OCTOBER 2010-REVISED NOVEMBER 2010

#### www.ti.com

#### **TYPICAL APPLICATION CIRCUIT**

ACIN = 5V, ICHARGE = 1A, VBAT = 4.2V



Figure 1. Host Controlled One-Cell Charger Application Circuit

### **TYPICAL PERFORMANCE CHARACTERISTICS**

Using circuit shown in typical application circuit Figure 1, T<sub>A</sub> = 25°C, unless otherwise specified. ACIN RAMP UP ACIN RAMP DOWN







#### SLUSA62A - OCTOBER 2010 - REVISED NOVEMBER 2010









### Figure 6.





Figure 8.







Figure 7.



Figure 9.

Submit Documentation Feedback

6



#### SLUSA62A - OCTOBER 2010-REVISED NOVEMBER 2010





### BACKGROUND

During the charging process for portable devices, input voltage spikes usually happen when the AC/DC adaptor is plugged in, or charge current is cut off quickly under fault conditions, such as input OVP, OCP, or battery OVP and so on. The over voltage stress may damage the analog baseband chip which has lower voltage rating due to its increased complexity. Therefore, over voltage protection is needed for the safe operation of portable devices. Another challenge arises from the charge circuit that uses external charging FET in series with a reverse blocking diode as the charging device. The battery may not be fully charged when input voltage is low due to the additional diode voltage drop. bq24351 will provide the solution for above problems since it has input OVP, OCP, battery OVP function, together with integrated charging FET which will eliminate the reverse blocking diode in the previously mentioned charge circuit, as shown in Figure 1.

#### DETAILED FUNCTIONAL DESCRIPTION

The bq24351 is a highly integrated circuit designed to provide protection to Li-ion batteries from failures of the charging circuit. The IC continuously monitors the input voltage and the battery voltage. In case of an input over-voltage condition, the IC will turn off the internal power FET after a blanking time. If the battery voltage rises to unsafe levels during charging process, power is removed from the system. If the input current exceeds the over current threshold for a limited time, the IC will turn off the control from the host. The integrated charging FET can regulate the charge voltage and current according to the control from the host. The device can also provide a voltage source with over-voltage and over-current protection for host controller.

Copyright © 2010, Texas Instruments Incorporated

SLUSA62A - OCTOBER 2010 - REVISED NOVEMBER 2010



### **POWER DOWN**

The device remains in power down mode when the input voltage at the ACIN pin is below the under-voltage threshold  $V_{UVLO}$ . The FET Q1 and Q2 connected between ACIN and OUT pins are off.

### **POWER-ON RESET**

The device resets when the input voltage at the ACIN pin exceeds the UVLO threshold. All internal counters and other circuit blocks are reset. The IC then waits for duration  $t_{BLK(CHGIN)}$  for the input voltage to stabilize. If, after  $t_{BLK(CHGIN)}$ , the input voltage and battery voltage are in normal range, FET Q1 is turned ON. The IC has a soft-start feature to control the inrush current. The soft-start minimizes the ringing at the input, where the ringing occurs because the parasitic inductance of the adapter cable and the input bypass capacitor form a resonant circuit. Once the soft-start sequence starts, the IC monitors the load current. If the load current is larger than  $I_{O(OCP)}$  for more than  $t_{DGL(OCP)}$ , FET Q1 and Q2 are switched off. The IC then repeats the power-on sequence after  $t_{REC(OCP)}$ .

When a short-circuit is detected at power-on and Q1 is switched off, to prevent the input voltage from spiking up due to resonance between the inductance of the input cable and the input capacitor, Q1 is turned off slowly by reducing its gate-drive gradually, resulting in a "soft-stop".

### SLEEP MODE

When ACIN falls to below sleep mode entry threshold ( $V_{SENTRY}$ ), the device operates in sleep mode and turns off Q1 and Q2 by internal circuit regardless of the gate drive signal from GARDRV pin. The device exits sleep mode when ACIN rising to above sleep mode exit threshold ( $V_{SEXIT}$ ). In this way, the device behaves like a diode and no external reverse blocking diode is needed in the application circuit.

### OPERATING

The device continuously monitors the input voltage, the input current and the battery voltage as described in detail below:

#### Input Over-Voltage Protection and LDO Mode Operation

The CHGIN output of the IC operates similar to a linear regulator. Figure 13 shows the typical input OVP performance. When the ACIN input voltage is less than  $V_{O(REG)}$ , and above the  $V_{UVLO}$ , the CHGIN output voltage tracks the input voltage with a voltage drop caused by RDS(on) of the protection FET Q1. When the ACIN input voltage is greater than  $V_{O(REG)}$  plus the RDS(on) drop of Q1, and less than  $V_{OVP}$ , the CHGIN output voltage is regulated to  $V_{O(REG)}$ , and this is also referred as LDO mode operation. If the input voltage rises above  $V_{OVP}$ , the internal FET Q1 and Q2 are turned off after a blanking time of  $t_{DGL(OVP)}$ , removing power from the circuit. When the input voltage drops below  $V_{OVP} - V_{HYS-OVP}$ , and is still above  $V_{UVLO}$ , the FET Q1 and Q2 are turned on again after a deglitch time of  $t_{REC(OVP)}$ , which ensures that the input supply is stabilized when the IC starts up again.



Figure 13. Input OVP Timing Diagram



#### **Over Current Limiting and Protection**

The device includes a low drop out linear regulator. This current regulator uses Q1 as the controlling power device. Once the soft start sequence starts, the input current is limited to the Over Current Protection (OCP) threshold, IO(OCP). If the input current through the IC attempts to exceed the OCP threshold, the switch Q1 is opened only enough to maintain the current at the OCP level. Once the soft start sequence ends, the input current is no longer limited and can go beyond the OCP threshold. However, if the current remains above the OCP threshold for longer than the deglitch period,  $t_{DGL(OCP)}$ , both the switch Q1 and Q2 are opened completely, as shown in Figure 14. In this fault case, the switch Q1 is turned off slowly, typically taking 100 µS.

Once the OCP feature has been activated, the switch Q1 and Q2 will remain off for the OCP recovery time,  $t_{REC(OCP)}$ . Following this time the switch will turn on, using the soft start sequence. If the current through the IC remains below the OCP threshold, the switch will remain closed and normal operation resumes. If the current through the IC attempts to exceed the OCP threshold again, the operation described above repeats.



Figure 14. Charge Current OCP Timing Diagram

#### **Battery Over-Voltage Protection**

The battery over-voltage threshold,  $BV_{OVP}$ , is internally set to 4.35V. If the battery voltage exceeds the  $BV_{OVP}$  threshold, the FET Q1 and Q2 are turned off after a deglitch time of  $t_{DGL(BOVP)}$ . The FET is turned on once the battery voltage drops to  $BV_{OVP} - V_{HYS-BOVP}$  and remains below this threshold for  $t_{REC(BOVP)}$ , as shown in Figure 15. In this battery over-voltage fault case, Q1 is switched OFF gradually for a smooth transient response.



Figure 15. Battery OVP Timing Diagram

#### **Thermal Protection**

If the junction temperature of the device exceeds  $T_{J(OFF)}$ , the FET Q1 and Q2 are turned off. The FET is turned back on when the junction temperature falls below  $T_{J(OFF)} - T_{J(OFF-HYS)}$ .

Copyright © 2010, Texas Instruments Incorporated

bq24351

SLUSA62A - OCTOBER 2010 - REVISED NOVEMBER 2010



www.ti.com

# **APPLICATION INFORMATION**

### Selection of R<sub>BAT</sub>

It is strongly recommended that the battery not be tied directly to the VBAT pin of the device, as under some failure modes of the IC, the voltage at the ACIN pin may appear on the VBAT pin. This voltage can be as high as 30V, and applying 30V to the battery in case of the failure of the device can be hazardous. Connecting the VBAT pin through  $R_{BAT}$  prevents a large current from flowing into the battery in case of failure of the IC. In the interests of safety,  $R_{BAT}$  should have a very high value. The problem with a large  $R_{BAT}$  is that the voltage drop across this resistor because of the VBAT bias current IVBAT causes an error in the  $BV_{OVP}$  threshold. This error is over and above the tolerance on the nominal 4.35V  $BV_{OVP}$  threshold.

Choosing  $R_{BAT}$  in the range  $100k\Omega$  to  $470k\Omega$  is a good compromise. In the case of IC failure, with  $R_{BAT}$  equal to  $100k\Omega$ , the maximum current flowing into the battery would be  $(30V - 3V) \div 100k\Omega = 270\mu$ A, which is low enough to be absorbed by the bias currents of the system components.  $R_{BAT}$  equal to  $100k\Omega$  would result in a worst-case voltage drop of  $R_{BAT} \times I_{VBAT} \neq 1$ mV. This is negligible compared to the internal tolerance of 50mV on the BV<sub>OVP</sub> threshold.

If the Battery OVP function is not required, the VBAT pin should be connected to GND.

#### **Selection of Input and Output Bypass Capacitors**

The input capacitor  $C_{ACIN}$  is for decoupling, and serves an important purpose. Whenever there is a step change downwards in the system load current, the inductance of the input cable causes the input voltage to spike up.  $C_{ACIN}$  prevents the input voltage from overshooting to dangerous levels. It is strongly recommended that a ceramic capacitor of at least 1µF be used at the input of the device. It should be located in close proximity to the ACIN pin.

 $C_{CHGIN}$  should also be a ceramic capacitor of at least 1µF, located close to the CHGIN pin.  $C_{CHGIN}$  also serves as the input decoupling capacitor for the charging circuit downstream of the protection IC.

#### **PCB Layout Guidelines**

- 1. This device is a protection device, and is meant to protect down-stream circuitry from hazardous voltages. Potentially, high voltages may be applied to this IC. It has to be ensured that the edge-to-edge clearances of PCB traces satisfy the design rules for the maximum voltages expected to be seen in the system.
- 2. The device uses SON packages with a PowerPAD<sup>™</sup>. For good thermal performance, the PowerPAD should be thermally coupled with the PCB ground plane. In most applications, this will require a copper pad directly under the IC. This copper pad should be connected to the ground plane with an array of thermal vias.
- 3. C<sub>ACIN</sub> and C<sub>CHGIN</sub> should be located close to the IC. Other components like R<sub>BAT</sub> should also be located close to the IC.

#### SLUSA62A-OCTOBER 2010-REVISED NOVEMBER 2010

| Cł | hanges from Original (October 2010) to Revision A                                                                                                                                                                 | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed title from: Over-Voltage and Over-Current Charger Front-End Protection IC With Integrated Charging FET, to: Over-Voltage and Over-Current Charger Protection IC With Integrated Charging FET and LDO Mode | 1    |
| •  | Added 10.5V Over-Voltage Protection to Features                                                                                                                                                                   | 1    |
| •  | Added 6.38V Output Voltage Regulation to Features                                                                                                                                                                 | 1    |



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ24351DSGR      | ACTIVE        | WSON         | DSG                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | QUO                     | Samples |
| BQ24351DSGT      | ACTIVE        | WSON         | DSG                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | QUO                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24351DSGR                 | WSON            | DSG                | 8 | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| BQ24351DSGT                 | WSON            | DSG                | 8 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24351DSGR | WSON         | DSG             | 8    | 3000 | 213.0       | 191.0      | 35.0        |
| BQ24351DSGT | WSON         | DSG             | 8    | 250  | 213.0       | 191.0      | 35.0        |

# DSG 8

2 x 2, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DSG0008A

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DSG0008A

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated