bq25600, bq25600D ZHCSGO5A -JUNE 2017-REVISED AUGUST 2017 # 用于高输入电压和窄电压直流 (NVDC) 电源路径管理的 bq25600 and bq25600D I<sup>2</sup>C 控制型 3.0A 单节电池充电器 #### 1 特性 - 高效 1.5MHz 同步开关模式降压充电器 - 在 2A 电流 (5V 输入) 下具有 92% 的充电效率 - 针对 USB 电压输入 (5V) 进行了优化 - 用于轻负载运行的可选低功耗脉冲频率调制 (PFM) 模式 - 支持 USB On-The-Go (OTG) - 具有高达 1.2A 输出的升压转换器 - 在 1A 输出下具有 92% 的升压效率 - 精确的恒定电流 (CC) 限制 - 高达 500µF 电容负载的软启动 - 输出短路保护 - 用于轻负载运行的可选低功耗 PFM 模式 - 单个输入,支持 USB 输入和高电压适配器 - 支持 3.9V 至 13.5V 输入电压范围,绝对最大输入电压额定值为 22V - 可编程输入电流限制(100mA 至 3.2A,分辨率 为 100mA),支持 USB2.0、USB3.0 标准和高 电压适配器(IINDPM) - 通过高达 5.4V 的输入电压限制 (VINDPM) 进行 最大功率跟踪 - VINDPM 阈值自动跟踪电池电压 - 自动检测 USB SDP、DCP 以及非标准适配器 - 高电池放电效率,电池放电 MOSFET 为 19.5mΩ - 窄 VDC (NVDC) 电源路径管理 - 无需电池或深度放电的电池即可瞬时启动 - 电池充电模式下的理想二极管运行 - BATFET 控制,支持运输模式、唤醒和完全系统复位 - 灵活的自主和 I<sup>2</sup>C 模式,可实现最优系统性能 - 高集成度,包括所有 MOSFET、电流感应和环路补偿 - 17μA 低电池泄漏电流 - 高精度 - ±0.5% 充电电压调节 - ±6% 1.38A 充电电流调节 - ±10% 0.9A 输入电流调节 - 用于快速充电的远程电池感应 - 使用 bq25600 和 bq25600D 并借助 WEBENCH<sup>®</sup> 电源设计器 创建定制设计 #### 2 应用 - 智能手机 - 便携式互联网设备和附件 #### 3 说明 bq25600 and bq25600D 器件是高度集成的 3.0A 开关模式电池充电管理和系统电源路径管理器件,适用于单节锂离子和锂聚合物电池。低阻抗电源路径对开关模式运行效率进行了优化、缩短了电池充电时间并延长了放电阶段的电池使用寿命。具有充电和系统设置的 I<sup>2</sup>C 串行接口使得此器件成为一个真正的灵活解决方案。 #### 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | | | |----------|-----------|-----------------|--|--| | bq25600 | WCCD (20) | 2.00mm × 2.40mm | | | | bq25600D | WCSP (30) | | | | (1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。 ### 目录 | 1 | 特性 1 | 8.4 Register Maps3 | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 应用1 | 9 Application and Implementation 44 | | 3<br>4<br>5<br>6 | 说明 | 9.1 Application information | | 7 | Specifications 6 7.1 Absolute Maximum Ratings 6 7.2 ESD Ratings 6 7.3 Recommended Operating Conditions 6 7.4 Thermal information 7 7.5 Electrical Characteristics 7 7.6 Timing Requirements 13 7.7 Typical Characteristics 14 | 11 Layout 56 11.1 Layout Guidelines 55 11.2 Layout Example 55 12 器件和文档支持 54 12.1 器件支持(可选) 54 12.2 文档支持 56 12.3 社区资源 56 12.4 商标 56 | | 8 | Detailed Description 16 8.1 Overview 16 8.2 Functional Block Diagram 16 8.3 Feature Description 17 | 12.5 静电放电警告 | #### 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 ## Changes from Original (June 2017) to Revision A Page Added ESD Ratings table 6 Updated Functional Block Diagram 16 #### 5 说明 (续) bq25600 and bq25600D是高度集成的3.0A 开关模式电池充电管理和系统电源路径管理器件,适用于单节锂离子和 锂聚合物电池。该器件 可针对 各种智能手机、平板电脑和便携式设备实现快速充电,并提供高输入电压支持。其 低阻抗电源路径对开关模式运行效率进行了优化、缩短了电池充电时间并延长了放电阶段的电池使用寿命。其输入 电压和电流调节以及电池远程感应可以为电池提供最大的充电功率。该解决方案在系统和电池之间高度集成输入反 向阻断场 FET(RBFET,Q1)、高侧开关 FET(HSFET,Q2)、低侧开关 FET(LSFET,Q3)以及电池 FET(BATFET、Q4)。它还集成了自举二极管以进行高侧栅极驱动,从而简化系统设计。具有充电和系统设置的 I<sup>2</sup>C 串行接口使得此器件成为一个真正的灵活解决方案。 该器件支持多种输入源,包括标准 USB 主机端口、USB 充电端口以及兼容 USB 的高电压适配器。该器件根据内置 USB 接口设置默认输入电流限值。为了设置默认输入电流限值,该器件使用内置 USB 接口或者从系统检测电路(如 USB PHY 器件)中获取结果。该器件符合 USB 2.0 和 USB 3.0 电源规范,具有输入电流和电压调节功能。该器件还具有高达 1.2A 的很定电流限制能力,能够为 VBUS 提供 5.15V 的电压,符合 USB On-the-Go (OTG) 运行功率额定值规范。 电源路径管理将系统电压调节至稍高于电池电压的水平,但是不会下降至 3.5V 最小系统电压(可编程)以下。借助于这个特性,即使在电池电量完全耗尽或者电池被拆除时,系统也能保持运行。当达到输入电流限值或电压限值时,电源路径管理自动将充电电流减少为 0。随着系统负载持续增加,电源路径在满足系统电源需求之前将电池放电。该补充模式可防止输入源过载。 此器件在无需软件控制情况下启动并完成一个充电周期。它感应电池电压并通过三个阶段为电池充电: 预充电、恒定电流和恒定电压。在充电周期的末尾,当充电电流低于预设限值并且电池电压高于再充电阈值时,充电器自动终止。如果已完全充电的电池降至再充电阈值以下,则充电器自动启动另一个充电周期。 此充电器提供针对电池充电和系统运行的多种安全 功能 ,其中包括电池负温度系数热敏电阻监视、充电安全计时器以及过压和过流保护。当结温超过 110°C(可编程)时,热调节会减小充电电流。STAT 输出报告充电状态和任何故障状况。其他安全 功能 包括针对充电和升压模式的电池温度感应、热调节和热关断以及输入 UVLO 和过压保护。VBUS\_GD 位指示电源是否正常。当发生故障时,INT 输出会立即通知主机。 该器件还提供用于 BATFET 使能和复位控制的 QON 引脚,以退出低功耗出厂模式或完全系统复位功能。 该器件系列采用 30 焊球 2.0mm x 2.4mm WCSP 封装。 ### 6 Pin Configuration and Functions #### **Pin Functions** | | Pin | | | | | | | |--------|---------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | bq25600 | bq25600D | TYPE(1) | DESCRIPTION | | | | | NAME | WCSP | WCSP | | | | | | | | C1 | C1 | | | | | | | BAT | D1 | D1 | P | Battery connection point to the positive terminal of the battery pack. The internal | | | | | BAT | E1 | E1 | P | current sensing resistor is connected between SYS and BAT. Connect a 10 $\mu F$ closely to the BAT pin. | | | | | | F1 | F1 | | · | | | | | BATSNS | F3 | F3 | AIO | Battery voltage sensing pin for charge current regulation. in order to minimize the parasitic trace resistance during charging, BATSNS pin is connected to the actual battery pack as close as possible. | | | | | BTST | СЗ | C3 | Р | PWM high side driver positive supply. internally, the BTST is connected to the cathode of the boost-strap diode. Connect the $0.047$ - $\mu$ F bootstrap capacitor from SW to BTST. | | | | | CE | E3 | E3 | DI | Charge enable pin. When this pin is driven low, battery charging is enabled. | | | | | D+ | _ | C5 | AIO | Positive line of the USB data line pair. D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2. | | | | | D- | _ | D5 | AIO | Negative line of the USB data line pair. D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2. | | | | | OND | A1 | A1 | | | | | | | GND | B1 | B1 | _ | | | | | | ĪNT | F4 | F4 | DO | Open-drain interrupt Output. Connect the INT to a logic rail through 10-k $\Omega$ resistor. The INT pin sends active low, 256- $\mu$ s pulse to host to report charger device status and fault. | | | | | NC | B5 | B5 | | No connection. This pin must be floating. | | | | <sup>(1)</sup> AI = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output, P = Power ## Pin Functions (continued) | | Pin | | | | | | |-------------|---------|----------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | bq25600 | bq25600D | TYPE <sup>(1)</sup> | DESCRIPTION | | | | NAME | WCSP | WCSP | | | | | | PG | D5 | _ | DO | Open drain active low power good indicator. Connect to the pull up rail through 10 k $\Omega$ resistor. LOW indicates a good input source if the input voltage is between UVLO and ACOV, above SLEEP mode threshold, and current limit is above 30 mA. | | | | | А3 | A3 | | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of | | | | PMID | В3 | В3 | DO | HSFET. Given the total input capacitance, put 1 $\mu F$ on VBUS to GND, and the rest capacitance on PMID to GND. | | | | PSEL | C5 | _ | DI | Power source selection input. High indicates 500 mA input current limit. Low indicates 2.4A input current limit. Once the device gets into host mode, the host can program different input current limit to IINDPM register. | | | | QON | D4 | D4 | DI | BATFET enable/reset control input. When BATFET is in ship mode, a logic low of $t_{\rm SHIPMODE}$ duration turns on BATFET to exit shipping mode. When VBUS is not plugged-in, a logic low of $t_{\rm QON\_RST}$ (minimum 8 s) duration resets SYS (system power) by turning BATFET off for $t_{\rm BATFET\_RST}$ (minimum 250 ms) and then re-enable BATFET to provide full system power reset. The pin contains an internal pull-up to maintain default high logic. | | | | REGN | C4 | C4 | Р | PWM low side driver positive supply output. internally, REGN is connected to the anode of the boost-strap diode. Connect a 4.7-µF (10-V rating) ceramic capacitor from REGN to analog GND. The capacitor should be placed close to the IC. | | | | SCL | F5 | F5 | DI | I <sup>2</sup> C interface clock. Connect SCL to the logic rail through a 10-kΩ resistor. | | | | SDA | E4 | E4 | DIO | $I^2$ C interface data. Connect SDA to the logic rail through a 10-kΩ resistor. | | | | STAT | E5 | E5 | DO | Open-drain interrupt output. Connect the STAT pin to a logic rail via 10-kΩ resistor. The STAT pin indicates charger status. Charge in progress: LOW Charge complete or charger in SLEEP mode: HIGH Charge suspend (fault response): Blink at 1Hz | | | | | A2 | A2 | | Switching node connecting to output inductor. Internally SW is connected to the source | | | | SW | B2 | B2 | Р | of the n-channel HSFET and the drain of the n-channel LSFET. Connect the 0.047- $\mu$ F bootstrap capacitor from SW to BTST. | | | | | C2 | C2 | | | | | | SYS | D2 | D2 | P | Converter output connection point. The internal current sensing resistor is connected | | | | 010 | E2 | E2 | | between SYS and BAT. Connect a 20 µF closely to the SYS pin. | | | | | F2 | F2 | | | | | | Thermal Pad | _ | _ | Р | Ground reference for the device that is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first purpose is to provide an electrical ground connection for the device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB. This pad should be tied externally to a ground plane. | | | | TS | D3 | D3 | AI | Temperature qualification voltage input to support JEITA profile. Connect a negative temperature coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to GND. Charge suspends when TS pin voltage is out of range. When TS pin is not used, connect a 10-k $\Omega$ resistor from REGN to TS and a 10-k $\Omega$ resistor from TS to GND. It is recommended to use a 103AT-2 thermistor. | | | | VAC | A5 | A5 | Al | Input voltage sensing. This pin must be tied to VBUS. | | | | VIDLIG | A4 | A4 | P | Charger input voltage. The internal n-channel reverse block MOSFET (RBFET) is | | | | VBUS | B4 | B4 | P | connected between VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to GND and place it as close as possible to IC. | | | ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |---------------------------------------|------------------------------------------------------------------------------------------------|------|-----|------| | Voltage Range (with respect to GND) | VAC | -2 | 22 | V | | Voltage Range (with respect to GND) | VBUS (converter not switching) (2) | -2 | 22 | V | | Voltage Range (with respect to GND) | BTST, PMID (converter not switching) (2) | -0.3 | 22 | V | | Voltage Range (with respect to GND) | SW | -2 | 16 | V | | Voltage Range (with respect to GND) | BTST to SW | -0.3 | 7 | V | | Voltage Range (with respect to GND) | PSEL | -0.3 | 7 | V | | Voltage Range (with respect to GND) | D+, D- | -0.3 | 7 | V | | Voltage Range (with respect to GND) | BATSNS (converter not switching) | -0.3 | 7 | V | | Voltage Range (with respect to GND) | REGN, TS, $\overline{\text{CE}}$ , $\overline{\text{PG}}$ , BAT, SYS (converter not switching) | -0.3 | 7 | V | | Output Sink Current | STAT | | 6 | mA | | Voltage Range (with respect to GND) | SDA, SCL, INT, /QON, STAT | -0.3 | 7 | V | | Voltage Range (with respect to GND) | PGND to GND (QFN package only) | -0.3 | 0.3 | V | | Output Sink Current | INT | | 6 | mA | | Operating junction temperature, T | J | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted. (2) VBUS is specified up to 22 V for a maximum of one hour at room temperature #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-----------------------|-----|-----|---------------------|------| | V <sub>BUS</sub> | Input voltage | 3.9 | | 13.5 <sup>(1)</sup> | V | | I <sub>in</sub> | Input current (VBUS) | | | 3.25 | Α | | I <sub>SWOP</sub> | Output current (SW) | | | 3.25 | Α | | V <sub>BATOP</sub> | Battery voltage | | | 4.624 | V | | I <sub>BATOP</sub> | Fast charging current | | | 3.0 | Α | <sup>(1)</sup> The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A tight layout minimizes switching noise. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **Recommended Operating Conditions (continued)** | | | MIN | NOM | MAX | UNIT | |--------------------|----------------------------------|-----|-----|-----|------| | I <sub>BATOP</sub> | Discharging current (continuous) | | | 6 | Α | | T <sub>A</sub> | Operating ambient temperature | -40 | | 85 | °C | #### 7.4 Thermal information | | | bq25600(D) | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC | YFF (DSBGA) | UNIT | | | | 30 Balls | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 58.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 0.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 8.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 8.3 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | °C/W | #### 7.5 Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | QUIESCENT CU | RRENTS | | | | | | | I <sub>BAT</sub> | Battery discharge current (BAT, SW, SYS) in buck mode | $V_{BAT} = 4.5 \text{ V}, V_{BUS} < V_{AC\text{-}UVLOZ},$ leakage between BAT and VBUS, $T_{J} < 85^{\circ}\text{C}$ | | | 5 | μΑ | | I <sub>BAT</sub> | Battery discharge current (BAT) in buck mode | V <sub>BAT</sub> = 4.5 V, HIZ Mode and<br>OVPFET_DIS = 1 or No VBUS, I2C<br>disabled, BATFET Disabled. T <sub>J</sub> <<br>85°C | | 17 | 33 | μΑ | | I <sub>BAT</sub> | Battery discharge current (BAT, SW, SYS) | V <sub>BAT</sub> = 4.5 V, HIZ Mode and<br>OVPFET_DIS = 1 or No VBUS, I2C<br>Disabled, BATFET Enabled. T <sub>J</sub> <<br>85°C | | 58 | 85 | μΑ | | I <sub>VAC_HIZ</sub> | Input supply current (VAC) in buck mode | V <sub>VAC</sub> = 5 V, HIZ Mode and OVPFET_DIS = 1, No battery | | 24 | 37 | μΑ | | | | V <sub>VAC</sub> = 12 V, HIZ Mode and OVPFET_DIS = 1, No battery | | 41 | 61 | μΑ | | I <sub>VACVBUS</sub> _HIZ | Input supply current (VAC and VBUS short) in buck mode | V <sub>VAC</sub> = 5 V, HIZ Mode and OVPFET_DIS = 1, No battery | | 37 | 50 | μΑ | | | | V <sub>VAC</sub> = 12 V, HIZ Mode and OVPFET_DIS = 1, No battery | | 68 | 90 | μΑ | | | | V <sub>VBUS</sub> = 12 V, V <sub>VBUS</sub> > V <sub>VBAT</sub> , converter not switching | | 1.5 | 3 | mA | | I <sub>VBUS</sub> | Input supply current (VBUS) in buck mode | V <sub>VBUS</sub> > VUVLO, V <sub>VBUS</sub> > V <sub>VBAT</sub> , converter switching, VBAT = 3.8V, ISYS = 0A | | 3 | | mA | | I <sub>BOOST</sub> | Battery discharge current in boost mode | V <sub>BAT</sub> = 4.2 V, boost mode, I <sub>VBUS</sub> = 0<br>A, converter switching | | 3 | | mA | | VBUS, VAC AND | BAT PIN POWER-UP | | | | | | | $V_{BUS\_OP}$ | VBUS operating range | V <sub>VBUS</sub> rising | 3.9 | | 13.5 | V | | V <sub>VAC_UVLOZ</sub> | VAC for active I <sup>2</sup> C, no battery<br>Sense VAC pin voltage | V <sub>VAC</sub> rising | | 3.3 | 3.7 | V | | V <sub>VAC_UVLOZ_HYS</sub> | I <sup>2</sup> C active hysteresis | V <sub>AC</sub> falling from above V <sub>VAC_UVLOZ</sub> | | 300 | | mV | | V <sub>VAC_PRESENT</sub> | REGN turn-on threshold | V <sub>VAC</sub> rising | | 3.65 | 3.9 | V | | V <sub>VAC_PRESENT_H</sub> YS | | V <sub>VAC</sub> falling | | 500 | | mV | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|-----------------------------|-------|------| | V <sub>SLEEP</sub> | Sleep mode falling threshold | $(V_{VAC}-V_{VBAT})$ , $V_{BUSMIN\_FALL} \le V_{BAT}$<br>$\le V_{REG}$ , VAC falling | 15 | 60 | 131 | mV | | V <sub>SLEEPZ</sub> | Sleep mode rising threshold | $(V_{VAC}-V_{VBAT})$ , $V_{BUSMIN\_FALL} \le V_{BAT}$ $\le V_{REG}$ , VAC rising | 115 | 220 | 340 | mV | | V <sub>VAC_OV_RISE</sub> | VAC 6.5-V Overvoltage rising threshold | VAC rising; OVP (REG06[7:6]) = '01' | 6.1 | 6.42 | 6.75 | V | | V <sub>VAC_OV_RISE</sub> | VAC 10.5-V Overvoltage rising threshold | VAC rising, OVP (REG06[7:6]) = '10' | 10.35 | 11 | 11.5 | V | | V <sub>VAC_OV_RISE</sub> | VAC 14-V Overvoltage rising threshold | VAC rising, OVP (REG06[7:6]) = '11' | 13.5 | 14.2 | 15 | V | | V <sub>VAC_OV_HYS</sub> | VAC 6.5-V Overvoltage hysteresis | VAC falling, OVP (REG06[7:6]) = '01' | | 130 | | mV | | V <sub>VAC_OV_HYS</sub> | VAC 10.5-V Overvoltage hysteresis | VAC falling, OVP (REG06[7:6]) = '10' | | 250 | | mV | | V <sub>VAC_OV_HYS</sub> | VAC 14-V Overvoltage hysteresis | VAC falling, OVP (REG06[7:6]) = '11' | | 300 | | mV | | V <sub>BAT_UVLOZ</sub> | BAT for active I <sup>2</sup> C, no adapter | V <sub>BAT</sub> rising | 2.5 | | | V | | V <sub>BAT_DPL_FALL</sub> | Battery Depletion Threshold | V <sub>BAT</sub> falling | 2.18 | | 2.62 | V | | V <sub>BAT_DPL_RISE</sub> | Battery Depletion Threshold | V <sub>BAT</sub> rising | 2.34 | | 2.86 | V | | V <sub>BAT_DPL_HYST</sub> | Battery Depletion rising hysteresis | V <sub>BAT</sub> rising | | 180 | | mV | | V <sub>BUSMIN_FALL</sub> | Bad adapter detection falling threshold | V <sub>BUS</sub> falling | 3.68 | 3.8 | 3.9 | V | | V <sub>BUSMIN_HYST</sub> | Bad adapter detection hysteresis | | | 180 | | mV | | I <sub>BADSRC</sub> | Bad adapter detection current source | Sink current from VBUS to GND | | 30 | | mA | | POWER-PATH | | | • | | | | | V <sub>SYS_MIN</sub> | System regulation voltage | V <sub>VBAT</sub> < SYS_MIN[2:0] = 101,<br>BATFET Disabled (REG07[5] = 1) | 3.5 | 3.68 | | V | | V <sub>SYS</sub> | System Regulation Voltage | $I_{SYS} = 0$ A, $V_{VBAT} > V_{SYSMIN}$ , $V_{VBAT} = 4.400$ V, BATFET disabled (REG07[5] = 1) | | V <sub>BAT</sub> +<br>50 mV | | V | | V <sub>SYS_MAX</sub> | Maximum DC system voltage output | $I_{SYS} = 0 \text{ A}, \text{ Q4 off, } V_{VBAT} \le 4.400 \text{ V}, $<br>$V_{VBAT} > V_{SYSMIN} = 3.5 \text{V}$ | 4.4 | 4.45 | 4.48 | V | | R <sub>ON(RBFET)</sub> | Top reverse blocking MOSFET on-<br>resistance between VBUS and PMID - Q1 | -40°C≤ T <sub>A</sub> ≤ 125°C | | 35 | | mΩ | | R <sub>ON(HSFET)</sub> | Top switching MOSFET on-<br>resistance between PMID and SW -<br>Q2 | V <sub>REGN</sub> = 5 V , -40°C≤ T <sub>A</sub> ≤ 125°C | | 55 | | mΩ | | R <sub>ON(LSFET)</sub> | Bottom switching MOSFET on-<br>resistance between SW and GND -<br>Q3 | V <sub>REGN</sub> = 5 V , -40°C≤ T <sub>A</sub> ≤ 125°C | | 60 | | mΩ | | V <sub>FWD</sub> | BATFET forward voltage in supplement mode | | | 30 | | mV | | R <sub>ON(BAT-SYS)</sub> | SYS-BAT MOSFET on-resistance | QFN package, Measured from BAT to SYS, $V_{BAT} = 4.2V$ , $T_{J} = -40 - 125^{\circ}C$ | | 19.5 | | mΩ | | BATTERY CHAP | RGER | | | | | | | V <sub>BATREG_RANGE</sub> | Charge voltage program range | | 3.856 | | 4.624 | V | | V <sub>BATREG_STEP</sub> | Charge voltage step | | | 32 | | mV | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-------|-------|------| | V | Charge voltage setting | VREG (REG04[7:3]) = $4.208 \text{ V}$<br>(01011), V, $-40 \le T_J \le 85^{\circ}\text{C}$ | 4.187 | 4.208 | 4.229 | V | | V <sub>BATREG</sub> | Charge voltage setting | VREG (REG04[7:3]) = 4.352 V<br>(01111), V, -40 ≤ T <sub>J</sub> ≤ 85°C | 4.330 | 4.352 | 4.374 | V | | V <sub>BATREG_ACC</sub> | Charge voltage setting accuracy | $V_{BAT} = 4.208 \text{ V or } V_{BAT} = 4.352 \text{ V}, \\ -40 \le T_J \le 85^{\circ}\text{C}$ | -0.5% | | 0.5% | | | I <sub>CHG_REG_RANGE</sub> | Charge current regulation range | | 0 | | 3000 | mA | | I <sub>CHG_REG_STEP</sub> | Charge current regulation step | | | 60 | | mA | | I <sub>CHG_REG</sub> | Charge current regulation setting | $I_{CHG}$ = 240 mA, $V_{VBAT}$ = 3.1V or $V_{VBAT}$ = 3.8 V | 0.214 | 0.24 | 0.26 | Α | | I <sub>CHG_REG_ACC</sub> | Charge current regulation accuracy | $I_{CHG}$ = 240 mA, $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V | -11% | | 9% | | | I <sub>CHG_REG</sub> | Charge current regulation setting | $I_{CHG}$ = 720 mA, $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V | 0.68 | 0.720 | 0.76 | Α | | I <sub>CHG_REG</sub> | Charge current regulation accuracy | $I_{CHG\_REG}$ = 720 mA, $V_{BAT}$ = 3.1 V or $V_{BAT}$ = 3.8 V | -6% | | 6% | | | I <sub>CHG_REG</sub> | Charge current regulation setting | $I_{CHG}$ = 1.38 A, $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V | 1.30 | 1.380 | 1.45 | Α | | I <sub>CHG_REG_ACC</sub> | Charge current regulation accuracy | $I_{CHG}$ = 720 mA or $I_{CHG}$ = 1.38 A, $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V | -6% | | 6% | | | $V_{BATLOWV\_FALL}$ | Battery LOWV falling threshold | I <sub>CHG</sub> = 240 mA | 2.7 | 2.8 | 2.9 | V | | V <sub>BATLOWV_RISE</sub> | Battery LOWV rising threshold | Pre-charge to fast charge | 3 | 3.12 | 3.24 | V | | I <sub>PRECHG</sub> | Precharge current regulation | IPRECHG[3:0] = '0010' = 180 mA | 150 | 170 | 190 | mA | | I <sub>PRECHG_ACC</sub> | Precharge current regulation accuracy | IPRECHG[3:0] = '0010' = 180 mA | -15 | | 5 | % | | I <sub>TERM</sub> | Termination current regulation | I <sub>CHG</sub> > 780 mA, ITERM[3:0] = '0010'<br>= 180 mA, V <sub>VBAT</sub> = 4.208 V | 145 | 180 | 215 | mA | | I <sub>TERM_ACC</sub> | Termination current regulation accuracy | I <sub>CHG</sub> > 780 mA, , ITERM[3:0] = '0010' = 180 mA, V <sub>VBAT</sub> = 4.208 V | -20% | | 20% | | | I <sub>TERM</sub> | Termination current regulation | I <sub>CHG</sub> ≤ 780 mA, , ITERM[3:0] = '0000' = 60 mA, V <sub>VBAT</sub> = 4.208 V | 44 | 60 | 75 | mA | | I <sub>TERM_ACC</sub> | Termination current regulation accuracy | I <sub>CHG</sub> ≤ 780 mA, ,ITERM[3:0] = '0000'<br>= 60 mA, V <sub>VBAT</sub> = 4.208 V | -27% | | 25% | | | V <sub>SHORT</sub> | Battery short voltage | V <sub>VBAT</sub> falling | 1.85 | 2 | 2.15 | V | | V <sub>SHORTZ</sub> | Battery short voltage | V <sub>VBAT</sub> rising | 2.15 | 2.25 | 2.35 | V | | I <sub>SHORT</sub> | Battery short current | V <sub>VBAT</sub> < V <sub>SHORTZ</sub> | 50 | 90 | 117 | mA | | V <sub>RECHG</sub> | Recharge Threshold below V <sub>BAT_REG</sub> | V <sub>BAT</sub> falling, REG04[0] = 0 | 90 | 120 | 150 | mV | | $V_{RECHG}$ | Recharge Threshold below V <sub>BAT_REG</sub> | V <sub>BAT</sub> falling, REG04[0] = 1 | 200 | 230 | 265 | mV | | I <sub>SYSLOAD</sub> | System discharge load current | V <sub>SYS</sub> = 4.2 V | | 30 | | mA | | INPUT VOLTAG | E AND CURRENT REGULATION | | | | | | | $V_{INDPM}$ | Input voltage regulation limit | V <sub>INDPM</sub> (REG06[3:0] = 0000) = 3.9 V | 3.78 | 3.95 | 4.1 | V | | V <sub>INDPM_ACC</sub> | Input voltage regulation accuracy | V <sub>INDPM</sub> (REG06[3:0] = 0000) = 3.9 V | -4.5% | | 4% | | | $V_{INDPM}$ | Input voltage regulation limit | V <sub>INDPM</sub> (REG06[3:0] = 0110) = 4.4 V | 4.268 | 4.4 | 4.532 | V | | V <sub>INDPM_ACC</sub> | Input voltage regulation accuracy | V <sub>INDPM</sub> (REG06[3:0] = 0110) = 4.4 V | -3% | | 3% | | | V <sub>DPM_VBAT</sub> | Input voltage regulation limit tracking VBAT | VINDPM = 3.9V,<br>VDPM_VBAT_TRACK = 300mV,<br>VBAT = 4.0V | 4.17 | 4.3 | 4.46 | V | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | V <sub>DPM_VBAT_ACC</sub> | Input voltage regulation accuracy tracking VBAT | VINDPM = 3.9V,<br>VDPM_VBAT_TRACK = 300mV,<br>VBAT = 4.0V | -3% | | 4% | | | | | $V_{VBUS} = 5 \text{ V}$ , current pulled from SW, $I_{INDPM}$ (REG[4:0] = 00100) = 500 mA, $-40 \le T_J \le 85^{\circ}\text{C}$ | 450 | | 500 | mA | | I <sub>INDPM</sub> | USB input current regulation limit | $V_{VBUS} = 5$ V, current pulled from SW, IINDPM (REG[4:0] = 01000) = 900 mA, $-40 \le T_J \le 85^{\circ}$ C | 750 | | 900 | mA | | | | $V_{VBUS} = 5 \text{ V, current pulled from } SW, IINDPM (REG[4:0] = 01110) = 1.5 \text{ A, } -40 \leq T_J \leq 85^{\circ}\text{C}$ | 1.28 | | 1.5 | Α | | I <sub>IN_START</sub> | Input current limit during system start-up sequence | | | 200 | | mA | | BAT PIN OVERV | OLTAGE PROTECTION | | · | · | ٠ | | | V <sub>BATOVP_RISE</sub> | Battery overvoltage threshold | $V_{\text{BAT}}$ rising, as percentage of $V_{\text{BAT\_REG}}$ | 103 | 104 | 105 | % | | V <sub>BATOVP_Fall_HYS</sub> | Battery overvoltage falling hysteresis | $V_{\text{BAT}}$ falling, as percentage of $V_{\text{BAT\_REG}}$ | | 2 | | % | | THERMAL REGU | JLATION AND THERMAL SHUTDOW | N | | | | | | T <sub>JUNCTION_REG</sub> | Junction Temperature Regulation Threshold | Temperature Increasing, TREG (REG05[1] = 1) = 110°C | | 110 | | °C | | T <sub>JUNCTION_REG</sub> | Junction Temperature Regulation Threshold | Temperature Increasing, TREG (REG05[1] = 0) = 90°C | | 90 | | °C | | T <sub>SHUT</sub> | Thermal Shutdown Rising Temperature | Temperature Increasing | | 160 | | °C | | T <sub>SHUT_HYST</sub> | Thermal Shutdown Hysteresis | | | 30 | | °C | | JEITA Thermisto | or Comparator (BUCK MODE) | | | | | | | $V_{T1}$ | T1 (0°C) threshold, Charge suspended T1 below this temperature. | Charger suspends charge. As Percentage to V <sub>REGN</sub> | 72.4% | 73.3% | 74.2% | | | V <sub>T1</sub> | Falling | As Percentage to V <sub>REGN</sub> | 69% | 71.5% | 74% | | | $V_{T2}$ | T2 (10°C) threshold, Charge back to I <sub>CHG</sub> /2 and 4.2 V below this temperature | As percentage of V <sub>REGN</sub> | 67.2% | 68% | 69% | | | $V_{T2}$ | Falling | As Percentage to V <sub>REGN</sub> | 66% | 66.8% | 67.7% | | | V <sub>T3</sub> | T3 (45°C) threshold, charge back to ICHG and 4.05V above this temperature. | Charger suspends charge. As Percentage to V <sub>REGN</sub> | 43.8% | 44.7% | 45.8% | | | V <sub>T3</sub> | Falling | As Percentage to V <sub>REGN</sub> | 45.1% | 45.7% | 46.2% | | | V <sub>T5</sub> | T5 (60°C) threshold, charge suspended above this temperature. | As Percentage to V <sub>REGN</sub> | 33.7% | 34.2% | 35.1% | | | V <sub>T5</sub> | Falling | As Percentage to V <sub>REGN</sub> | 34.5% | 35.3% | 36.2% | | | COLD OR HOT T | THERMISTER COMPARATOR (BOOS | T MODE) | | | | | | $V_{BCOLD}$ | Cold Temperature Threshold, TS pin<br>Voltage Rising Threshold | As Percentage to $V_{REGN}$ (Approx20°C w/ 103AT), $T_{J} = -20$ °C - 125°C | 79.5% | 80% | 80.5% | | | $V_{BCOLD}$ | Falling | T <sub>J</sub> = -20°C - 125°C | 78.5% | 79% | 79.5% | | | V <sub>BHOT</sub> | Hot Temperature Threshold, TS pin Voltage falling Threshold | As Percentage to $V_{REGN}$ (Approx. 60°C w/ 103AT), $T_J = -20$ °C - 125°C | 30.2% | 31.2% | 32.2% | | | V <sub>BHOT</sub> | Rising | T <sub>J</sub> = -20°C - 125°C | 33.8% | 34.4% | 34.9% | | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-------|----------|------| | CHARGE OVER | CURRENT COMPARATOR (CYCLE-B | Y-CYCLE) | | | | | | I <sub>BATFET_OCP</sub> | System over load threshold | | 6.0 | | | Α | | PWM | | | | | | | | 4 | DIA/NA quitabing fraguency | Oscillator frequency, buck mode | 1320 | 1500 | 1680 | kHz | | f <sub>SW</sub> | PWM switching frequency | Oscillator frequency, boost mode | 1150 | 1412 | 1660 | kHz | | $D_{MAX}$ | Maximum PWM duty cycle (1) | | | 97% | | | | BOOST MODE | OPERATION | | • | • | · · | | | V <sub>OTG_REG</sub> | Boost mode regulation voltage | V <sub>VBAT</sub> = 3.8 V, I <sub>(PMID)</sub> = 0 A,<br>BOOSTV[1:0] = '10' = 5.15 V | 4.972 | 5.126 | 5.280 | V | | V <sub>OTG_REG_ACC</sub> | Boost mode regulation voltage accuracy | $V_{VBAT} = 3.8 \text{ V}, I_{(PMID)} = 0 \text{ A}, \\ BOOSTV[1:0] = '10' = 5.15 \text{ V}$ | -3 | | 3 | % | | | | $V_{VBAT}$ falling, MIN_ $V_{BAT}$ _SEL<br>(REG01[0]) = 0 | 2.6 | 2.8 | 2.9 | V | | V | Battery voltage exiting boost mode | V <sub>VBAT</sub> rising, MIN_V <sub>BAT</sub> _SEL<br>(REG01[0]) = 0 | 2.9 | 3.0 | 3.15 | V | | V <sub>BATLOWV</sub> OTG | Dattery voltage exiting boost mode | V <sub>VBAT</sub> falling, MIN_V <sub>BAT</sub> _SEL<br>(REG01[0]) = 1 | 2.4 | 2.5 | 2.6 | V | | | | V <sub>VBAT</sub> rising, MIN_V <sub>BAT</sub> _SEL<br>(REG01[0]) = 1 | 2.7 | 2.8 | 2.9 | V | | I <sub>OTG</sub> | OTG mode output current | BOOST_LIM (REG02[7]) = 1 | 1.16 | 1.4 | 1.6 | Α | | I <sub>OTG_OCP_ACC</sub> | Boost mode RBFET over-current protection accuracy | BOOST_LIM = 0.5 A (REG02[7] = 0) | 0.5 | | 0.73 | А | | V <sub>OTG_OVP</sub> | OTG overvoltage threshold | Rising threshold | 5.55 | 5.8 | 6.15 | V | | I <sub>OTG_HSZCP</sub> | HSFET under current falling threshold | | | 100 | | mA | | REGN LDO | | | | | <u> </u> | | | V <sub>REGN</sub> | REGN LDO output voltage | V <sub>VBUS</sub> = 9V, I <sub>REGN</sub> = 40mA | 5.6 | 6 | 6.65 | V | | V <sub>REGN</sub> | REGN LDO output voltage | V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 20mA | 4.58 | 4.7 | 4.8 | V | | | CHARACTERISTICS (CE, PSEL, SCL, | SDA,, ĪNT) | | * | * | | | V <sub>ILO</sub> | Input low threshold CE | | | | 0.4 | V | | V <sub>IH</sub> | Input high threshold CE | | 1.3 | | | V | | I <sub>BIAS</sub> | High-level leakage current CE | Pull up rail 1.8 V | | | 1 | μA | | V <sub>ILO</sub> | Input low threshold PSEL | | | | 0.4 | V | | V <sub>IH</sub> | Input high threshold PSEL | | 1.3 | | | V | | I <sub>BIAS</sub> | High-level leakage current PSEL | Pull up rail 1.8V | | | 1 | μΑ | | | CHARACTERISTICS (PG, STAT) | | | | | - | | V <sub>OL</sub> | Low-level output voltage | | | | 0.4 | V | | D+/D- DETECTI | ION | | | - | | | | V <sub>D+_1P2</sub> | D+ Threshold for Non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI) | | 1.05 | | 1.35 | V | | I <sub>D+_LKG</sub> | Leakage current into D+ | HiZ | -1 | | 1 | μΑ | | V <sub>D600MVSRC</sub> | Voltage source (600 mV) | | 500 | 600 | 700 | mV | | I <sub>D100UAISNK</sub> | D– current sink (100 μA) | V <sub>D</sub> _ = 500 mV, | 50 | 100 | 150 | μΑ | | R <sub>D19K</sub> | D– resistor to ground (19 kΩ) | V <sub>D</sub> = 500 mV, | 14.25 | | 24.8 | kΩ | | V <sub>D0P325</sub> | D– comparator threshold for primary detection | D– pin Rising | 250 | | 400 | mV | <sup>(1)</sup> Specified by design. Not production tested. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------|-----------------|------|-----|------|------| | V <sub>D2P8</sub> | D- Threshold for non-standard adapter (combined V2P8_VTH_LO and V2P8_VTH_HI) | | 2.55 | | 2.85 | V | | V <sub>D2P0</sub> | D— Comparator threshold for non-<br>standard adapter (For non-<br>standard – same as bq2589x) | | 1.85 | | 2.15 | V | | V <sub>D1P2</sub> | D– Threshold for non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI) | | 1.05 | | 1.35 | V | | I <sub>DLKG</sub> | Leakage current into D- | HiZ | -1 | | 1 | μΑ | ## 7.6 Timing Requirements | | | | MIN | NOM | MAX | UNIT | |--------------------------|-----------------------------------------------------------------------|----------------------------------|-----|-----|----------|------| | VBUS/BAT PO | OWER UP | | | | <u> </u> | | | t <sub>ACOV</sub> | VAC OVP reaction time VAC rising above ACOV threshold to turn off Q2 | | | 200 | | ns | | t <sub>BADSRC</sub> | Bad adapter detection duration | | | 30 | | ms | | BATTERY CH | IARGER | | | | | | | t <sub>TERM_DGL</sub> | Deglitch time for charge termination | | | 250 | | ms | | t <sub>RECHG_DGL</sub> | Deglitch time for recharge | | | 250 | | ms | | t <sub>SYSOVLD_DGL</sub> | System over-current deglitch time to turn off Q4 | | | 100 | | μs | | t <sub>BATOVP</sub> | Battery over-voltage deglitch time to disable charge | | | 1 | | μs | | t <sub>SAFETY</sub> | Typical Charge Safety Timer Range | CHG_TIMER = 1 | 8 | 10 | 12 | hr | | t <sub>TOP_OFF</sub> | Typical Top-Off Timer Range | TOP_OFF_TIMER[1:0] = 10 (30 min) | 24 | 30 | 36 | min | | QON TIMING | | | | | | | | t <sub>SHIPMODE</sub> | /QON low time to turn on BATFET and exit ship mode | -10°C ≤ T <sub>J</sub> ≤ 60°C | 0.9 | | 1.3 | S | | t <sub>QON_RST_2</sub> | QON low time to reset BATFET | -10°C ≤ T <sub>J</sub> ≤ 60°C | 8 | | 12 | S | | t <sub>BATFET_RST</sub> | BATFET off time during full system reset | -10°C ≤ T <sub>J</sub> ≤ 60°C | 250 | | 400 | ms | | t <sub>SM_DLY</sub> | Enter ship mode delay | -10°C ≤ T <sub>J</sub> ≤ 60°C | 10 | | 15 | s | | DIGITAL CLO | CK AND WATCHDOG TIMER | | | | | | | t <sub>WDT</sub> | REG05[4]=1 | REGN LDO disabled | | 40 | | s | | f <sub>LPDIG</sub> | Digital Low Power Clock | REGN LDO disabled | | 30 | | kHz | | f <sub>DIG</sub> | Digital Clock | REGN LDO enabled | | 500 | | kHz | | f <sub>SCL</sub> | SCL clock frequency | | | | 400 | kHz | ## TEXAS INSTRUMENTS #### 7.7 Typical Characteristics ## Typical Characteristics (接下页) #### 8 Detailed Description #### 8.1 Overview The bq25600 and bq25600D device is a highly integrated 3.0-A switch-mode battery charger for single cell Li-Ion and Li-polymer battery. It includes the input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Power-On-Reset (POR) The device powers internal bias circuits from the higher voltage of VBUS and BAT. When VBUS rises above $V_{VBUS\_UVLOZ}$ or BAT rises above $V_{BAT\_UVLOZ}$ , the sleep comparator, battery depletion comparator and BATFET driver are active. $I^2C$ interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR. #### 8.3.2 Device Power Up from Battery without Input Source If only battery is present and the voltage is above depletion threshold (V<sub>BAT\_DPL\_RISE)</sub>, the BATFET turns on and connects battery to system. The REGN stays off to minimize the quiescent current. The low RDSON of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time. The device always monitors the discharge current through BATFET (Supplement Mode). When the system is overloaded or shorted ( $I_{BAT} > I_{BATFET\_OCP}$ ), the device turns off BATFET immediately and set BATFET\_DIS bit to indicate BATFET is disabled until the input source plugs in again or one of the methods described in BATFET Enable (Exit Shipping Mode) is applied to re-enable BATFET. #### 8.3.3 Power Up from Input Source When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power up sequence from input source is as listed: - 1. Power Up REGN LDO - 2. Poor Source Qualification - 3. Input Source Type Detection is based on D+/D- or PSEL to set default input current limit (IINDPM) register or input source type. - 4. Input Voltage Limit Threshold Setting (VINDPM threshold) - 5. Converter Power-up #### 8.3.3.1 Power Up REGN Regulation The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid: - V<sub>VAC</sub> above V<sub>VAC</sub> PRESENT - V<sub>VAC</sub> above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> in buck mode or VBUS below V<sub>BAT</sub> + V<sub>SLEEP</sub> in boost mode - After 220-ms delay is completed If any one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than IVBUS\_HIZ from VBUS during HIZ state. The battery powers up the system when the device is in HIZ. #### 8.3.3.2 Poor Source Qualification After REGN LDO powers up, the device confirms the current capability of the input source. The input source must meet both of the following requirements in order to start the buck converter. - VAC voltage below V<sub>VAC OV</sub> - VBUS voltage above V<sub>VBUSMIN</sub> when pulling I<sub>BADSRC</sub> (typical 30 mA) Once the input source passes all the conditions above, the status register bit VBUS\_GD is set high and the INT pin is pulsed to signal to the host. If the device fails the poor source detection, it repeats poor source qualification every 2 seconds. #### Feature Description (接下页) #### 8.3.3.3 Input Source Type Detection After the VBUS\_GD bit is set and REGN LDO is powered, the device runs input source detection through D+/D-lines or the PSEL pin. The bq25600D follows the USB Battery Charging Specification 1.2 (BC1.2) to detect input source (SDP/ DCP) and non-standard adapter through USB D+/D- lines. The bq25600 sets input current limit through PSEL pins. After input source type detection is completed, an INT pulse is asserted to the host. in addition, the following registers and pin are changed: - 1. Input Current Limit (IINDPM) register is changed to set current limit - 2. PG\_STAT bit is set - 3. VBUS\_STAT bit is updated to indicate USB or other input source The host can over-write IINDPM register to change the input current limit if needed. The charger input current is always limited by the IINDPM register. #### 8.3.3.3.1 D+/D- Detection Sets Input Current Limit in bg25600D The bq25600D contains a D+/D- based input source detection to set the input current limit at VBUS plug-in. The D+/D- detection includes standard USB BC1.2 and non-standard adapter. When input source is plugged in, the device starts standard USB BC1.2 detections. The USB BC1.2 is capable to identify Standard Downstream Port (SDP) and Dedicated Charging Port (DCP). When the Data Contact Detection (DCD) timer expires, the non-standard adapter detection is applied to set the input current limit. The non-standard detection is used to distinguish vendor specific adapters (Apple and Samsung) based on their unique dividers on the D+/D- pins. If an adapter is detected as DCP, the input current limit is set at 2.4 A. If an adapter is detected as unknown, the input current limit is set at 0.5 A #### 表 1. Non-Standard Adapter Detection | Non-Standard<br>Adapter | D+ Threshold | D- Threshold | Input Current Limit (A) | |-------------------------|---------------------------------------------|----------------------------------------------|-------------------------| | Divider 1 | V <sub>D+</sub> within V <sub>2P7_VTH</sub> | V <sub>D</sub> _ within V <sub>2P0_VTH</sub> | 2.1 | | Divider 2 | V <sub>D+</sub> within V <sub>1P2_VTH</sub> | V <sub>D</sub> within V <sub>1P2_VTH</sub> | 2 | | Divider 3 | V <sub>D+</sub> within V <sub>2P0_VTH</sub> | V <sub>D</sub> within V <sub>2P7_VTH</sub> | 1 | | Divider 4 | V <sub>D+</sub> within V <sub>2P7_VTH</sub> | V <sub>D</sub> within V <sub>2P7_VTH</sub> | 2.4 | #### 表 2. Input Current Limit Setting from D+/D- Detection | D+/D- Detection | Input Current Limit (IINLIM) | | | |---------------------|------------------------------|--|--| | USB SDP (USB500) | 500 mA | | | | USB DCP | 2.4 A | | | | Divider 3 | 1 A | | | | Divider 1 | 2.1 A | | | | Divider 4 | 2.4 A | | | | Divider 2 | 2 A | | | | Unknown 5-V Adapter | 500mA | | | #### 8.3.3.3.2 PSEL Pins Sets Input Current Limit in bq25600 The bq25600 has PSEL pin for input current limit setting to interface with USB PHY. It directly takes the USB PHY device output to decide whether the input is USB host or charging port. When the device operates in host-control mode, the host needs to IINDET\_EN bit to read the PSEL value and update the IINDPM register. When the device is in default mode, PSEL value updates IINDPM in real time. #### 表 3. Input Current Limit Setting from PSEL | Input Detection | PSEL Pin | INPUT CURRENT LIMIT (ILIM) | VBUS_STAT | |-----------------|----------|----------------------------|-----------| | USB SDP | High | 500 mA | 001 | | Adapter | Low | 2.4A | 011 | #### 8.3.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold) The device supports wide range of input voltage limit (3.9 V - 5.4V) for USBThe device's VINDPM is set at 4.5V. The device supports dynamic VINDPM trackingsettings which tracks the battery voltage. This function can be enabled via the VDPM\_BAT\_TRACK[1:0] register bits. When enabled, the actual input voltage limit will be the higher of the VINDPM register and VBAT + VDPM\_BAT\_TRACK offset. #### 8.3.3.5 Converter Power-Up After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery. The device provides soft-start when system rail is ramped up. When the system rail is below 2.2 V, the input current is limited to is to the lower of 200 mA or IINDPM register setting. After the system rises above 2.2 V, the device limits input current to the value set by IINDPM register. As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design. The device switches to PFM control at light load or when battery is below minimum system voltage setting or charging is disabled. The PFM\_DIS bit can be used to prevent PFM operation in either buck or boost configuration. #### 8.3.4 Boost Mode Operation From Battery The device supports boost converter operation to deliver power from the battery to other portable devices through USB port. The boost mode output current rating meets the USB On-The-Go 500 mA output requirement. The maximum output current is up to 1.2 A. The boost operation can be enabled if the conditions are valid: - 1. BAT above V<sub>OTG BAT</sub> - 2. VBUS less than BAT+V<sub>SLEEP</sub> (in sleep mode) - 3. Boost mode operation is enabled (OTG CONFIG bit = 1) - 4. Voltage at TS (thermistor) pin is within acceptable range ( $V_{BHOT} < V_{TS} < V_{BCOLD}$ ) - 5. After 30-ms delay from boost mode enable During boost mode, the status register VBUS\_STAT bits is set to 111, the VBUS output is 5.15 V and the output current can reach up to 1.2 A, selected through $I^2C$ (BOOST\_LIM bit). The boost output is maintained when BAT is above $V_{OTG\_BAT}$ threshold. When OTG is enabled, the device starts up with PFM and later transits to PWM to minimize the overshoot. The PFM DIS bit can be used to prevent PFM operation in either buck or boost configuration. #### 8.3.5 Host Mode and Standalone Power Management #### 8.3.5.1 Host Mode and Default Mode in bg25600 and bg25600D The bq25600 and bq25600D is a host controlled charger, but it can operate in default mode without host management. in default mode, the device can be used as an autonomous charger with no host or while host is in sleep mode. When the charger is in default mode, WATCHDOG\_FAULT bit is HIGH. When the charger is in host mode, WATCHDOG\_FAULT bit is LOW. After power-on-reset, the device starts in default mode with watchdog timer expired, or default mode. All the registers are in the default settings. During default mode, any change on PSEL pin will make real time IINDPM register changes. in default mode, the device keeps charging the battery with default 10-hour fast charging safety timer. At the end of the 10-hour, the charging is stopped and the buck converter continues to operate to supply system load. Writing a 1 to the WD\_RST bit transitions the charger from default mode to host mode. All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WATCHDOG\_FAULT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00. When the watchdog timer expires (WATCHDOG\_FAULT bit = 1), the device returns to default mode and all registers are reset to default values except IINDPM, VINDPM, BATFET\_RST\_EN, BATFET\_DLY, and BATFET DIS bits. 图 10. Watchdog Timer Flow Chart #### 8.3.6 Power Path Management The device accommodates a wide range of input sources from USB, wall adapter, to car charger. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or both. #### 8.3.7 Battery Charging Management The device charges 1-cell Li-lon battery with up to 3.0-A charge current for high capacity tablet battery. The 19.5- $m\Omega$ BATFET improves charging efficiency and minimize the voltage drop during discharging. #### 8.3.7.1 Autonomous Charging Cycle With battery charging is enabled (CHG\_CONFIG bit = 1 and $\overline{\text{CE}}$ pin is LOW), the device autonomously completes a charging cycle without host involvement. The device default charging parameters are listed in 表 4. The host can always control the charging operations and optimize the charging parameters by writing to the corresponding registers through $I^2\text{C}$ . 表 4. Charging Parameter Default Setting | Default Mode | bq25600 and bq25600D | | | |---------------------|----------------------|--|--| | Charging voltage | 4.208V | | | | Charging current | 2.048 A | | | | Pre-charge current | 180 mA | | | | Termination current | 180 mA | | | | Temperature profile | JEITA | | | | Safety timer | 10 hours | | | A new charge cycle starts when the following conditions are valid: - Converter starts - Battery charging is enabled (CHG CONFIG bit = 1 and $I_{CHG}$ register is not 0 mA and $\overline{CE}$ is low) - No thermistor fault on TS - · No safety timer fault - BATFET is not forced to turn off (BATFET DIS bit = 0) The charger device automatically terminates the charging cycle when the charging current is below termination threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation. When a fully charged battery is discharged below recharge threshold (selectable through VRECHG bit), the device automatically starts a new charging cycle. After the charge is done, toggle $\overline{\text{CE}}$ pin or CHG\_CONFIG bit can initiate a new charging cycle. The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH) or charging fault (Blinking). The STAT output can be disabled by setting EN\_ICHG\_MON bits = 11. in addition, the status register (CHRG\_STAT) indicates the different charging phases: 00-charging disable, 01-precharge, 10-fast charge (constant current) and constant voltage mode, 11-charging done. Once a charging cycle is completed, an INT is asserted to notify the host. #### 8.3.7.2 Battery Charging Profile The device charges the battery in five phases: battery short, preconditioning, constant current, constant voltage and top-off trickle charging (optional). At the beginning of a charging cycle, the device checks the battery voltage and regulates current and voltage accordingly. | V <sub>BAT</sub> | CHARGING CURRENT | REGISTER DEFAULT<br>SETTING | CHRG_STAT | |------------------|---------------------|-----------------------------|-----------| | < 2.2 V | I <sub>SHORT</sub> | 100 mA | 01 | | 2.2 V to 3 V | I <sub>PRECHG</sub> | 180 mA | 01 | | > 3 V | lone | 2.048 A | 10 | 表 5. Charging Current Setting If the charger device is in DPM regulation or thermal regulation during charging, the actual charging current will be less than the programmed value. in this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate. 图 11. Battery Charging Profile #### 8.3.7.3 Charging Termination The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and BATFET can turn on again to engage *Supplement Mode*. When termination occurs, the status register CHRG\_STAT is set to 11, and an INT pulse is asserted to the host. Termination is temporarily disabled when the charger device is in input current, voltage or thermal regulation. Termination can be disabled by writing 0 to EN\_TERM bit prior to charge termination. At low termination currents (25 mA-50 mA), due to the comparator offset, the actual termination current may be 10 mA-20 mA higher than the termination target. in order to compensate for comparator offset, a programmable top-off timer can be applied after termination is detected. The termination timer will follow safety timer constraints, such that if safety timer is suspended, so will the termination timer. Similarly, if safety timer is doubled, so will the termination timer. TOPOFF\_ACTIVE bit reports whether the top off timer is active or not. The host can read CHRG\_STAT and TOPOFF\_ACTIVE to find out the termination status. Top off timer gets reset at one of the following conditions: - 1. Charge disable to enable - 2. Termination status low to high - 3. REG RST register bit is set The top-off timer settings are read in once termination is detected by the charger. Programming a top-off timer value after termination will have no effect unless a recharge cycle is initiated. An INT is asserted to the host when entering top-off timer segment as well as when top-off timer expires. #### 8.3.7.4 Thermistor Qualification The charger device provides a single thermistor input for battery temperature monitor. #### 8.3.7.5 JEITA Guideline Compliance During Charging Mode To improve the safety of charging Li-ion batteries, JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges. To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds the T1-T5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5 range. At cool temperature (T1-T2), JEITA recommends the charge current to be reduced to half of the charge current or lower. At warm temperature (T3-T5), JEITA recommends charge voltage less than 4.1 V. The charger provides flexible voltage/current settings beyond the JEITA requirement. The voltage setting at warm temperature (T3-T5) can be VREG or 4.1V (configured by JEITA\_VSET). The current setting at cool temperature (T1-T2) can be further reduced to 20% of fast charge current (JEITA\_ISET). 图 12. JEITA Profile: Charging Current 图 13. JEITA Profile: Charging Voltage 公式 1 through 公式 2 describe updates to the resistor bias network. $$RT2 = \frac{V_{REGN} \times RTH_{COLD} \times RTH_{HOT} \times \left(\frac{1}{VT1} - \frac{1}{VT5}\right)}{RTH_{HOT} \times \left(\frac{V_{REGN}}{VT5} - 1\right) - RTH_{COLD} \times \left(\frac{V_{REGN}}{VT1} - 1\right)}$$ $$RT1 = \frac{\left(\left(\frac{V_{REGN}}{VT1}\right) - 1\right)}{\left(\frac{1}{RT2}\right) + \left(\frac{1}{RTH_{COLD}}\right)}$$ (2) Select 0°C to 60°C range for Li-ion or Li-polymer battery: - RTH<sub>COLD</sub> = 27.28 K $\Omega$ - RTH<sub>HOT</sub> = 3.02 KΩ - RT1 = 5.23 KΩ - RT2 = 30.9 KΩ #### 8.3.7.6 Boost Mode Thermistor Monitor during Battery Discharge Mode For battery protection during boost mode, the device monitors the battery temperature to be within the VBCOLD to VBHOTthresholds. When temperature is outside of the temperature thresholds, the boost mode is suspended. In additional, VBUS\_STAT bits are set to 000 and NTC\_FAULT is reported. Once temperature returns within thresholds, the boost mode is recovered and NTC\_FAULT is cleared. 图 14. TS Pin Thermistor Sense Threshold in Boost Mode #### 8.3.7.7 Charging Safety Timer The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is 2 hours when the battery is below $V_{BATLOWV}$ threshold and 10 hours when the battery is higher than $V_{BATLOWV}$ threshold. The user can program fast charge safety timer through I<sup>2</sup>C (CHG\_TIMER bits). When safety timer expires, the fault register CHRG\_FAULT bits are set to 11 and an INT is asserted to the host. The safety timer feature can be disabled through I<sup>2</sup>C by setting EN\_TIMER bit During input voltage, current, JEITA cool or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation (IDPM\_STAT = 1) throughout the whole charging cycle, and the safety time is set to 5 hours, the safety timer will expire in 10 hours. This half clock rate feature can be disabled by writing 0 to TMR2X EN bit. During the fault, timer is suspended. Once the fault goes away, fault resumes. If user stops the current charging cycle, and start again, timer gets reset (toggle CE pin or CHRG\_CONFIG bit). #### 8.3.7.8 Narrow VDC Architecture The device deploys Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by SYS\_Min bits. Even with a fully depleted battery, the system is regulated above the minimum system voltage. When the battery is below minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is typically 180 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, BATFET is fully on and the voltage difference between the system and battery is the VDS of BATFET. When the battery charging is disabled and above minimum system voltage setting or charging is terminated, the system is always regulated at typically 50mV above battery voltage. The status register VSYS\_STAT bit goes high when the system is in minimum system voltage regulation. 图 15. System Voltage vs Battery Voltage #### 8.3.7.9 Dynamic Power management To meet maximum current limit in USB spec and avoid over loading the adapter, the device features Dynamic Power management (DPM), which continuously monitors the input current and input voltage. When input source is over-loaded, either the current exceeds the input current limit (IIDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit and the input voltage rises above the input voltage limit. When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the supplement mode where the BATFET turns on and battery starts discharging so that the system is supported from both the input source and battery. During DPM mode, the status register bits VDPM\_STAT (VINDPM) or IDPM\_STAT (IINDPM) goes high. 16 shows the DPM response with 9-V/1.2-A adapter, 3.2-V battery, 2.8-A charge current and 3.5-V minimum system voltage setting. 图 16. DPM Response #### 8.3.7.10 Supplement Mode When the system voltage falls 180 mV (VBAT > VSYSMin) or 45 mV (VBAT < VSYSMin) below the battery voltage, the BATFET turns on and the BATFET gate is regulated the gate drive of BATFET so that the minimum BATFET VDS stays at 30 mV when the current is low. This prevents oscillation from entering and exiting the supplement mode. As the discharge current increases, the BATFET gate is regulated with a higher voltage to reduce RDSON until the BATFET is in full conduction. At this point onwards, the BATFET VDS linearly increases with discharge current. 17 shows the V-I curve of the BATFET gate regulation operation. BATFET turns off to exit supplement mode when the battery is below battery depletion threshold. 图 17. BAFET V-I Curve #### 8.3.8 Shipping Mode and QON Pin #### 8.3.8.1 BATFET Disable Mode (Shipping Mode) To extend battery life and minimize power when system is powered off during system idle, shipping, or storage, the device can turn off BATFET so that the system voltage is zero to minimize the battery leakage current. When the host set BATFET\_DIS bit, the charger can turn off BATFET immediately or delay by t<sub>SM\_DLY</sub> as configured by BATFET\_DLY bit. #### 8.3.8.2 BATFET Enable (Exit Shipping Mode) When the BATFET is disabled (in shipping mode) and indicated by setting BATFET\_DIS, one of the following events can enable BATFET to restore system power: - 1. Plug in adapter - 2. Clear BATFET\_DIS bit - 3. Set REG\_RST bit to reset all registers including BATFET\_DIS bit to default (0) - A logic high to low transition on QON pin with t<sub>SHIPMODE</sub> deglitch time to enable BATFET to exit shipping mode #### 8.3.8.3 BATFET Full System Reset The BATFET functions as a load switch between battery and system when input source is not pluggeD–in. By changing the state of BATFET from on to off, systems connected to SYS can be effectively forced to have a power-on-reset. The QON pin supports push-button interface to reset system power without host by changing the state of BATFET. When the $\overline{\text{QON}}$ pin is driven to logic low for $t_{\text{QON\_RST}}$ while input source is not plugged in and BATFET is enabled (BATFET\_DIS = 0), the BATFET is turned off for $t_{\text{BATFET\_RST}}$ and then it is re-enabled to reset system power. This function can be disabled by setting BATFET\_RST\_EN bit to 0. #### 8.3.8.4 QON Pin Operations The QON pin incorporates two functions to control BATFET. - 1. BATFET Enable: A $\overline{\text{QON}}$ logic transition from high to low with longer than $t_{\text{SHIPMODE}}$ deglitch turns on BATFET and exit shipping mode - 2. BATFET Reset: When $\overline{\text{QON}}$ is driven to logic low by at least $t_{\text{QON\_RST}}$ while adapter is not plugged in (and BATFET\_DIS = 0), the BATFET is turned off for $t_{\text{BATFET\_RST}}$ . The BATFET is re-enabled after $t_{\text{BATFET\_RST}}$ duration. This function allows systems connected to SYS to have power-on-reset. This function can be disabled by setting BATFET\_RST\_EN bit to 0. - 18 shows the sample external configurations for each. 图 18. QON Timing 图 19. QON Circuit #### 8.3.9 Status Outputs (PG, STAT, INT) ## 8.3.9.1 Power Good indicator (PG Pin and PG\_STAT Bit) The PG\_STAT bit goes HIGH and PG pin goes LOW to indicate a good input source when: - VBUS above V<sub>VBUS\_UVLO</sub> - VBUS above battery (not in sleep) - VBUS below V<sub>VAC OV</sub> threshold - VBUS above V<sub>VBUSMin</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source) - Completed input Source Type Detection #### 8.3.9.2 Charging Status indicator (STAT) The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED. The STAT pin function can be disabled by setting the EN\_ICHG\_MON bits = 11. #### 表 6. STAT Pin State | CHARGING STATE | STAT INDICATOR | |----------------------------------------------------------------------------------------------------------------------|------------------| | Charging in progress (including recharge) | LOW | | Charging complete | HIGH | | Sleep mode, charge disable | HIGH | | Charge suspend (input overvoltage, TS fault, timer fault or system overvoltage) Boost Mode suspend (due to TS fault) | Blinking at 1 Hz | #### 8.3.9.3 Interrupt to Host (INT) In some applications, the host does not always monitor the charger operation. The INT pulse notifies the system on the device operation. The following events will generate 256-µs INT pulse. - USB/adapter source identified (through PSEL or DPDM detection) - · Good input source detected - VBUS above battery (not in sleep) - VBUS below V<sub>VAC OV</sub> threshold - VBUS above V<sub>VBUSMin</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source) - input removed - · Charge Complete - Any FAULT event in REG09 - VINDPM / IINDPM event detected (maskable) When a fault occurs, the charger device sends out INT and keeps the fault state in REG09 until the host reads the fault register. Before the host reads REG09 and all the faults are cleared, the charger device would not send any INT upon new faults. To read the current fault status, the host has to read REG09 two times consecutively. The first read reports the pre-existing fault register status and the second read reports the current fault register status. #### 8.3.10 Protections #### 8.3.10.1 Voltage and Current Monitoring in Converter Operation The device closely monitors the input and system voltage, as well as internal FET currents for safe buck and boost mode operation. #### 8.3.10.1.1 Voltage and Current Monitoring in Buck Mode #### 8.3.10.1.1.1 Input Overvoltage (ACOV) If VBUS voltage exceeds V<sub>VAC OV</sub> (programmable via OVP[2:0] bits), the device stops switching immediately. During input overvoltage event (ACOV), the fault register CHRG\_FAULT bits are set to 01. An INT pulse is asserted to the host. The device will automatically resume normal operation once the input voltage drops back below the OVP threshold. #### 8.3.10.1.1.2 System Overvoltage Protection (SYSOVP) The charger device clamps the system voltage during load transient so that the components connect to system would not be damaged due to high voltage. SYSOVP threshold is 350 mV above minimum system regulation voltage when the system is regulate at $V_{SYSMIN}$ . Upon SYSOVP, converter stops switching immediately to clamp the overshoot. The charger provides 30 mA discharge current to bring down the system voltage. #### 8.3.10.2 Voltage and Current Monitoring in Boost Mode The device closely monitors the VBUS voltage, as well as RBFET and LSFET current to ensure safe boost mode operation. #### 8.3.10.2.1 VBUS Soft Start When the boost function is enabled, the device soft-starts boost mode to avoid inrush current. #### 8.3.10.2.2 VBUS Output Protection The device monitors boost output voltage and other conditions to provide output short circuit and overvoltage protection. The Boost build in accurate constant current regulation to allow OTG to adaptive to various types of load. If short circuit is detected on VBUS, the Boost turns off and retry 7 times. If retries are not successful, OTG is disabled with OTG\_CONFIG bit cleared. In addition, the BOOST\_FAULT bit is set and INT pulse is generated. The BOOST\_FAULT bit can be cleared by host by re-enabling boost mode #### 8.3.10.2.3 Boost Mode Overvoltage Protection When the VBUS voltage rises above regulation target and exceeds VOTG\_OVP, the device enters overvoltage protection which stops switching, clears OTG\_CONFIG bit and exits boost mode. At Boost overvoltage duration, the fault register bit (BOOST\_FAULT) is set high to indicate fault in boost operation. An INT is also asserted to the host. #### 8.3.10.3 Thermal Regulation and Thermal Shutdown #### 8.3.10.3.1 Thermal Protection in Buck Mode The bq25600 and bq25600D monitors the internal junction temperature $T_J$ to avoid overheat the chip and limits the IC surface temperature in buck mode. When the internal junction temperature exceeds thermal regulation limit (110°C), the device lowers down the charge current. During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate, and the status register THERM\_STAT bit goes high. Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC surface temperature exceeds $T_{SHUT}(160^{\circ}C)$ . The fault register CHRG\_FAULT is set to 1 and an $\overline{INT}$ is asserted to the host. The BATFET and converter is enabled to recover when IC temperature is $T_{SHUT\_HYS}$ (30°C) below $T_{SHUT}(160^{\circ}C)$ . #### 8.3.10.3.2 Thermal Protection in Boost Mode The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC junction temperature exceeds $T_{SHUT}$ (160°C), the boost mode is disabled by setting OTG\_CONFIG bit low and BATFET is turned off. When IC junction temperature is below $T_{SHUT}$ (160°C) - $T_{SHUT\_HYS}$ (30°C), the BATFET is enabled automatically to allow system to restore and the host can re-enable OTG\_CONFIG bit to recover. #### 8.3.10.4 Battery Protection #### 8.3.10.4.1 Battery overvoltage Protection (BATOVP) The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage occurs, the charger device immediately disables charging. The fault register BAT\_FAULT bit goes high and an INT is asserted to the host. #### 8.3.10.4.2 Battery Over-Discharge Protection When battery is discharged below $V_{BAT\_DPL\_FALL}$ , the BATFET is turned off to protect battery from over discharge. To recover from over-discharge latch-off, an input source plug-in is required at VBUS. The battery is charged with $I_{SHORT}$ (typically 100 mA) current when the VBAT < VSHORT, or precharge current as set in IPRECHG register when the battery voltage is between $V_{SHORTZ}$ and $V_{BAT\_LOWV}$ . #### 8.3.10.4.3 System Over-Current Protection When the system is shorted or significantly overloaded (IBAT > IBATOP) and the current exceeds BATFET overcurrent limit, the BATFET latches off. Section BATFET Enable (Exit Shipping Mode) can reset the latch-off condition and turn on BATFET. #### 8.3.11 Serial interface The device uses I<sup>2</sup>C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I<sup>2</sup>CTM is a bi-directional 2-wire serial interface developed by Philips Semiconductor (now NXP Semiconductors). Only two bus lines are required: a serial data line (SDA) and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave. The device operates as a slave device with address 6BH, receiving control inputs from the master device like micro controller or a digital signal processor through REG00-REG0B. Register read beyond REG0B (0x0B) returns 0xFF. The I<sup>2</sup>C interface supports both standard mode (up to 100 kbits), and fast mode (up to 400 kbits). connecting to the positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain. #### 8.3.11.1 Data Validity The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each data bit transferred. Figure 20. Bit Transfer on the I<sup>2</sup>C Bus #### 8.3.11.2 START and STOP Conditions All transactions begin with a START (S) and can be terminated by a STOP (P). A HIGH to LOW transition on the SDA line while SCI is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition. START and STOP conditions are always generated by the mAster. The bus is considered busy after the START condition, and free after the STOP condition. Figure 21. TS START and STOP conditions #### 8.3.11.3 Byte Format Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an Acknowledge bit. Data is transferred with the Most Significant Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the clock line SCL low to force the mAster into a wait state (clock stretching). Data transfer then continues when the slave is ready for another byte of data and release the clock line SCL. Figure 22. Data Transfer on the I<sup>2</sup>C Bus #### 8.3.11.4 Acknowledge (ACK) and Not Acknowledge (NACK) The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge ninth clock pulse, are generated by the mAster. The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this clock pulse. When SDA remains HIGH during the ninth clock pulse, this is the Not Acknowledge signal. The mAster can then generate either a STOP to abort the transfer or a repeated START to start a new transfer. #### 8.3.11.5 Slave Address and Data Direction Bit After the START, a slave address is sent. This address is 7 bits long followed by the eighth bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ). Figure 23. Complete Data Transfer #### 8.3.11.6 Single Read and Write If the register address is not defined, the charger IC send back NACK and go back to the idle state. Figure 25. Single Read Data NCK #### 8.3.11.7 Multi-Read and Multi-Write The charger device supports multi-read and multi-write on REG00 through REG0B. Figure 27. Multi-Read REG09 is a fault register. It keeps all the fault information from last read until the host issues a new read. For example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REG09 reports the fault when it is read the first time, but returns to normal when it is read the second time. in order to get the fault information at present, the host has to read REG09 for the second time. The only exception is NTC\_FAULT which always reports the actual condition on the TS pin. in addition, REG09 does not support multi-read and multi-write. ## 8.4 Register Maps I<sup>2</sup>C Slave Address: 6BH #### 8.4.1 REG00 ## 表 7. REG00 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | |-----|----------------|-----|------|---------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN_HIZ | 0 | R/W | by REG_RST<br>by Watchdog | 0 – Disable, 1 – Enable | Enable HIZ Mode<br>0 – Disable (default)<br>1 – Enable | | 6 | EN_ICHG_MON[1] | 0 | R/W | by REG_RST | | IMON pin output: | | 5 | EN_ICHG_MON[0] | 0 | R/W | by REG_RST | (default) 11 - Disable STAT pin function (float pin) | $0 \text{ V} \leq \text{V}_{\text{RANGE}} \leq 1.2 \text{ V}$<br>max Loading = 1 nF / 100 k $\Omega$<br>Accuracy ±10% | | 4 | IINDPM[4] | 1 | R/W | by REG_RST | 1600 mA | Input Current Limit | | 3 | IINDPM[3] | 0 | R/W | by REG_RST | 800 mA | Offset: 100 mA<br>Range: 100 mA (000000) – 3.2 A | | 2 | IINDPM[2] | 1 | R/W | by REG_RST | 400 mA | (11111) | | 1 | IINDPM[1] | 1 | R/W | by REG_RST | 200 mA | Default:2400 mA (10111), | | 0 | IINDPM[0] | 1 | R/W | by REG_RST | 100 mA | maximum input current limit, not typical. IINDPM bits are changed automatically after input source detection is completed bq25600D USB SDP = 500 mA USB DCP = 2.4 A Unknown Adapter = 500 mA Non-Standard Adapter = 1 A, 2 A, 2.1 A, or 2.4 A bq25600 PSEL = Hi = 500 mA PSEL = Hi = 500 mA Host can over-write IINDPM register bits after input source detection is completed. | #### 8.4.2 REG01 ## 表 8. REG01 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | |-----|---------------------------|-----|------|---------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | 7 | PFM _DIS | 0 | R/W | by REG_RST | 0 – Enable PFM<br>1 – Disable PFM | Default: 0 - Enable | | 6 | WD_RST | 0 | R/W | by REG_RST<br>by Watchdog | I <sup>2</sup> C Watchdog Timer Reset 0 –<br>Normal ; 1 – Reset | Default: Normal (0) Back to 0 after watchdog timer reset | | 5 | OTG_CONFIG | 0 | R/W | by REG_RST<br>by Watchdog | 0 – OTG Disable<br>1 – OTG Enable | Default: OTG disable (0) Note: 1. OTG_CONFIG would over-ride Charge Enable Function in CHG_CONFIG | | 4 | CHG_CONFIG | 1 | R/W | by REG_RST<br>by Watchdog | 0 - Charge Disable<br>1- Charge Enable | Default: Charge Battery (1) Note: 1. Charge is enabled when both CE pin is pulled low AND CHG_CONFIG bit is 1. | | 3 | SYS_Min[2] | 1 | R/W | by REG_RST | | 000: 2.6 V | | 2 | SYS_Min[1] | 0 | R/W | by REG_RST | | 001: 2.8 V<br>010: 3 V | | 1 | SYS_Min[0] | 1 | R/W | by REG_RST | System Minimum Voltage | 010: 3 V<br>100: 3.4 V<br>101: 3.5 V<br>110: 3.6 V<br>111: 3.7 V<br>Default: 3.5 V (101) | | 0 | Min_V <sub>BAT</sub> _SEL | 0 | R/W | by REG_RST | 0 – 2.8 V BAT falling,<br>1 – 2.5 V BAT falling | Minimum battery voltage for OTG mode. Default falling 2.8 V (0); Rising threshold 3.0 V (0) | #### 8.4.3 REG02 ## 表 9. REG02 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | |-----|-----------|-----|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BOOST_LIM | 1 | R/W | by REG_RST<br>by Watchdog | 0 = 0.5 A<br>1 = 1.2 A | Default: 1.2 A (1) Note: The current limit options listed are minimum current limit specs. | | 6 | Q1_FULLON | 0 | R/W | by REG_RST | 0 – Use higher Q1 RDSON when<br>programmed IINDPM < 700mA<br>(better accuracy)<br>1 – Use lower Q1 RDSON always<br>(better efficiency) | In boost mode, full FET is always used and this bit has no effect | | 5 | ICHG[5] | 1 | R/W | by REG_RST<br>by Watchdog | 1920 mA | Fast Charge Current Default: 2040mA (100010) Range: 0 mA (0000000) – 3000 mA (110010) Note: I <sub>CHG</sub> = 0 mA disables charge. I <sub>CHG</sub> > 3000 mA (110010 clamped to register value 3000 mA (110010)) | | 4 | ICHG[4] | 0 | R/W | by REG_RST<br>by Watchdog | 960 mA | | | 3 | ICHG[3] | 0 | R/W | by REG_RST<br>by Watchdog | 480 mA | | | 2 | ICHG[2] | 0 | R/W | by REG_RST<br>by Watchdog | 240 mA | | | 1 | ICHG[1] | 1 | R/W | by REG_RST<br>by Watchdog | 120 mA | | | 0 | ICHG[0] | 0 | R/W | by REG_RST<br>by Watchdog | 60 mA | | ## TEXAS INSTRUMENTS #### 8.4.4 REG03 ## 表 10. REG03 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | |-----|------------|-----|------|---------------------------|-------------|--------------------------------------------------------------------------------------------------------| | 7 | IPRECHG[3] | 0 | R/W | by REG_RST<br>by Watchdog | 480 mA | Precharge Current Default: 180 mA (0010) Offset: 60 mA Note: IPRECHG > 780 mA clamped to 780 mA (1100) | | 6 | IPRECHG[2] | 0 | R/W | by REG_RST<br>by Watchdog | 240 mA | | | 5 | IPRECHG[1] | 1 | R/W | by REG_RST<br>by Watchdog | 120 mA | | | 4 | IPRECHG[0] | 0 | R/W | by REG_RST<br>by Watchdog | 60 mA | | | 3 | ITERM[3] | 0 | R/W | by REG_RST<br>by Watchdog | 480 mA | Termination Current Default: 180 mA (0010) Offset: 60 mA Note: ITERM > 780 mA clamped to 780 mA(1100) | | 2 | ITERM[2] | 0 | R/W | by REG_RST<br>by Watchdog | 240 mA | | | 1 | ITERM[1] | 1 | R/W | by REG_RST<br>by Watchdog | 120 mA | | | 0 | ITERM[0] | 0 | R/W | by REG_RST<br>by Watchdog | 60 mA | | ## 8.4.5 REG04 # 表 11. REG04 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | | | |-----|-----------------|-----|------|---------------------------|--------------------------------------------|--------------------------------------------------------------------|--|--| | 7 | VREG[4] | 0 | R/W | by REG_RST by Watchdog | 512 mV | Charge Voltage<br>Offset: 3.856 V | | | | 6 | VREG[3] | 1 | R/W | by REG_RST<br>by Watchdog | 256 mV | Range: 3.856 V to 4.624 V (11000) | | | | 5 | VREG[2] | 0 | R/W | by REG_RST<br>by Watchdog | 128 mV | Default: 4.208 V (01011) Special Value: | | | | 4 | VREG[1] | 1 | R/W | by REG_RST<br>by Watchdog | 64 mV | (01111): 4.352 V<br>Note: Value above 11000 (4.624 | | | | 3 | VREG[0] | 1 | R/W | by REG_RST<br>by Watchdog | 32 mV | V) is clamped to register value 11000 (4.624 V) | | | | 2 | TOPOFF_TIMER[1] | 0 | R/W | by REG_RST<br>by Watchdog | 00 – Disabled (Default)<br>01 – 15 minutes | The extended time following the termination condition is met. When | | | | 1 | TOPOFF_TIMER[0] | 0 | R/W | by REG_RST<br>by Watchdog | 10 – 30 minutes<br>11 – 45 minutes | disabled, charge terminated when termination conditions are met | | | | 0 | VRECHG | 0 | R/W | by REG_RST<br>by Watchdog | | Recharge threshold<br>Default: 100mV (0) | | | ## 8.4.6 REG05 # 表 12. REG05 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | | | |-----|------------------------|-----|------|---------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | 7 | EN_TERM | 1 | R/W | by REG_RST<br>by Watchdog | 0 – Disable<br>1 – Enable | Default: Enable termination (1) | | | | 6 | OVPFET_DIS | 0 | R/W | by REG_RST<br>by Watchdog | 0 – Enable OVPFET<br>1 – Disable OVPFET | Default: Enable OVPFET (0) Note: This bit only takes effect when EN_HIZ bit is active | | | | 5 | WATCHDOG[1] | 0 | R/W | by REG_RST<br>by Watchdog | 00 – Disable timer, 01 – 40 s, 10 – | Default: 40 a (04) | | | | 4 | WATCHDOG[0] | 1 | R/W | by REG_RST<br>by Watchdog | 80 s,11 – 160 s | Default: 40 s (01) | | | | 3 | EN_TIMER | 1 | R/W | by REG_RST<br>by Watchdog | 0 – Disable<br>1 – Enable both fast charge and<br>precharge timer | Default: Enable (1) | | | | 2 | CHG_TIMER | 1 | R/W | by REG_RST<br>by Watchdog | 0 – 5 hrs<br>1 – 10 hrs | Default: 10 hours (1) | | | | 1 | TREG | 1 | R/W | by REG_RST<br>by Watchdog | Thermal Regulation Threshold:<br>0 - 90°C<br>1 - 110°C | Default: 110°C (1) | | | | 0 | JEITA_ISET<br>(0C-10C) | 1 | R/W | by REG_RST<br>by Watchdog | 0 – 50% of ICHG<br>1 – 20% of ICHG | Default: 20% (1) | | | ## 8.4.7 REG06 # 表 13. REG06 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | | | | |-----|-----------|-----|------|------------|--------------------|-------------------------------------------------------------------------------------------|--|--|--| | 7 | OVP[1] | 0 | R/W | by REG_RST | | VAC OVP threshold: | | | | | 6 | OVP[0] | 1 | R/W | by REG_RST | Default: 6.5V (01) | 00 - 5.5 V<br>01 - 6.5 V (5-V input)<br>10 - 10.5 V (9-V input)<br>11 - 14 V (12-V input) | | | | | 5 | BOOSTV[1] | 1 | R/W | by REG_RST | | Boost Regulation Voltage: | | | | | 4 | BOOSTV[0] | 0 | R/W | by REG_RST | | 00 - 4.85V<br>01 - 5.00V<br>10 - 5.15V<br>11 - 5.30V | | | | | 3 | VINDPM[3] | 0 | R/W | by REG_RST | 800 mV | Absolute VINDPM Threshold | | | | | 2 | VINDPM[2] | 1 | R/W | by REG_RST | 400 mV | Offset: 3.9 V | | | | | 1 | VINDPM[1] | 1 | R/W | by REG_RST | 200 mV | Range: 3.9 V (0000) – 5.4 V (1111) | | | | | 0 | VINDPM[0] | 0 | R/W | by REG_RST | 100 mV | Default: 4.5V (0110) | | | | ## 8.4.8 REG07 # 表 14. REG07 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | Comment | | | |-----|-------------------------|-------------------------------------------------------------------------|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--| | 7 | IINDET_EN | 0 | R/W | by REG_RST<br>by Watchdog | 0 – Not in D+/D– detection (or<br>PSEL detection);<br>1 – Force D+/D– detection | Default: Not in DPDM detection (0)<br>Note: For PSEL part, reads PSEL<br>pin value | | | | 6 | TMR2X_EN | by Watchdog during input DPM (both V and JEITA cool, or thermal regular | | | | | | | | 5 | BATFET_DIS | 0 | R/W | by REG_RST | 0 – Allow Q4 turn on, 1 – Turn off<br>Q4 with t <sub>BATFET_DLY</sub> delay time<br>(REG07[3]) | Default: Allow Q4 turn on(0) | | | | 4 | JEITA_VSET<br>(45C-60C) | 0 | R/W | by REG_RST<br>by Watchdog | 0 – Set Charge Voltage to 4.1V (max),<br>1 – Set Charge Voltage to VREG | | | | | 3 | BATFET_DLY | 1 | R/W | by REG_RST | 0 – Turn off BATFET immediately when BATFET_DIS bit is set 1 –Turn off BATFET after t <sub>BATFET_DLY</sub> (typ. 10 s) when BATFET_DIS bit is set | Default: 1<br>Turn off BATFET after t <sub>BATFET_DLY</sub><br>(typ. 10 s) when BATFET_DIS bit<br>is set | | | | 2 | BATFET_RST_EN | 1 | R/W | by REG_RST by Watchdog | 0 – Disable BATFET reset function<br>1 – Enable BATFET reset function | Default: 1<br>Enable BATFET reset function | | | | 1 | VDPM_BAT_TRACK[1] | 0 | R/W | by REG_RST | | Sets VINDPM to track BAT | | | | 0 | VDPM_BAT_TRACK[0] | 0 | R/W | by REG_RST | by register)<br>01 - VBAT + 200mV<br>10 - VBAT + 250mV<br>11 - VBAT + 300mV | voltage. Actual VINDPM is higher of register value and VBAT + VDPM_BAT_TRACK | | | ## 8.4.9 REG08 # 表 15. REG08 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | |-----|--------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VBUS_STAT[2] | х | R | NA | VBUS Status register | | 6 | VBUS_STAT[1] | х | R | NA | bq25600D<br> | | 5 | VBUS_STAT[0] | x | R | NA | 001: USB Host SDP 010: USB CDP: (1.5A) 011: USB DCP (2.4 A) 101: Unknown Adapter (500 mA) 110: Non-Standard Adapter (1A/2A/2.1A/2.4A) 111: OTG bq25600 000: No input 001: USB Host SDP (500 mA) → PSEL HIGH 010: Adapter 2.4A → PSEL LOW 111: OTG Software current limit is reported in IINDPM register | | 4 | CHRG_STAT[1] | х | R | NA | Charging status: | | 3 | CHRG_STAT[0] | x | R | NA | 00 – Not Charging<br>01 – Pre-charge (< V <sub>BATLOWV</sub> )<br>10 – Fast Charging<br>11 – Charge Termination | | 2 | PG_STAT | х | R | NA | Power Good status:<br>0 – Power Not Good<br>1 – Power Good | | 1 | THERM_STAT | х | R | NA | 0 – Not in ther mAl regulation 1 – in ther mAl regulation | | 0 | VSYS_STAT | х | R | NA | 0 - Not in VSYSMin regulation (BAT > VSYSMin) 1 - in VSYSMin regulation (BAT < VSYSMin) | LEGEND: R/W = Read/Write ## 8.4.10 REG09 # 表 16. REG09 Field Descriptions | Bit | Field | POR | Туре | Reset | Description | | | | |-----|----------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | WATCHDOG_FAULT | х | R | NA | 0 – Normal, 1- Watchdog timer expiration | | | | | 6 | BOOST_FAULT | х | R | NA | 0 – Normal, 1 – VBUS overloaded in OTG, or VBUS OVP, or battery is too low (any conditions that we cannot start boost function) | | | | | 5 | CHRG_FAULT[1] | х | R | NA | 00 - Normal, 01 - input fault (VAC OVP or VBAT < VBUS < 3.8 V), | | | | | 4 | CHRG_FAULT[0] | х | R | NA | Thermal shutdown, 11 – Charge Safety Timer Expiration | | | | | 3 | BAT_FAULT | х | R | NA | 0 - Normal, 1 - BATOVP | | | | | 2 | NTC_FAULT[2] | х | R | NA | JEITA | | | | | 1 | NTC_FAULT[1] | Х | R | NA | 000 – Normal, 010 – Warm, 011 – Cool, 101 – Cold, 110 – Hot (Buck mode) | | | | | 0 | NTC_FAULT[0] | Х | R | NA | 000 - Normal, 101 - Cold, 110 - Hot (Boost mode) | | | | ## 8.4.11 REG0A # 表 17. REG0A Field Descriptions | Bit | Field | POR | Туре | Reset | Description | |-----|------------------|-----|------|------------|-------------------------------------------------------------------------------------------------------------------| | 7 | VBUS_GD | х | R | NA | 0 – Not VBUS attached,<br>1 – VBUS Attached<br>System note: Please see 3.2 Poor Source Qualification for details. | | 6 | VINDPM_STAT | х | R | NA | 0 – Not in VINDPM, 1 – in VINDPM | | 5 | IINDPM_STAT | х | R | NA | 0 – Not in IINDPM, 1 – in IINDPM | | 4 | Reserved | х | R | NA | | | 3 | TOPOFF_ACTIVE | х | R | NA | 0 – Top off timer not counting. 1 – Top off timer counting | | 2 | ACOV_STAT | х | R | NA | 0 – Device is NOT in ACOV<br>1 – Device is in ACOV | | 1 | VINDPM_INT_ MASK | 0 | R/W | by REG_RST | 0 - Allow VINDPM INT pulse<br>1 - Mask VINDPM INT pulse | | 0 | IINDPM_INT_ MASK | 0 | R/W | by REG_RST | 0 - Allow IINDPM INT pulse<br>1 - Mask IINDPM INT pulse | ### 8.4.12 REG0B ### 表 18. REG0B Field Descriptions | Bit | Field | POR | Туре | Reset | Description | |-----|------------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | REG_RST | 0 | R/W | NA | Register reset 0 – Keep current register setting 1 – Reset to default register value and reset safety timer Note: Bit resets to 0 after register reset is completed | | 6 | PN[3] | х | R | NA | | | 5 | PN[2] | х | R | NA | bq25600: 0000 | | 4 | PN[1] | х | R | NA | bq25600D: 0001 | | 3 | PN[0] | х | R | NA | | | 2 | Reserved | х | R | NA | | | 1 | DEV_REV[1] | х | R | NA | | | 0 | DEV_REV[0] | х | R | NA | | LEGEND: R/W = Read/Write; R = Read only # 9 Application and Implementation 注 information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application information A typical application consists of the device configured as an I<sup>2</sup>C controlled power path management device and a single cell battery charger for Li-Ion and Li-polymer batteries used in a wide range of smart phones and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive. # 9.2 Typical Application Diagram 图 28. Power Path Management Application # Typical Application Diagram (接下页) 图 29. bq25600D Applications Diagram ### 9.2.1 Design Requirements ## 9.2.2 Detailed Design Procedure ### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the bq25600 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # Typical Application Diagram (接下页) ### 9.2.2.2 inductor Selection The 1.5-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ): $$I_{SAT} \ge I_{CHG} + (1/2) I_{RIPPLE} \tag{3}$$ The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle ( $D = V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L). $$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$ (4) The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design. ### 9.2.2.3 input Capacitor Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current $I_{Cin}$ occurs where the duty cycle is closest to 50% and can be estimated using $\Delta \vec{x}$ 5. $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25-V or higher capacitor is preferred for 15 V input voltage. Capacitance of 22-µF is suggested for typical of 3A charging current. ### 9.2.2.4 Output Capacitor Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. 公式 6 shows the output capacitor RMS current I<sub>COUT</sub> calculation. $$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$ (6) The output capacitor voltage ripple can be calculated as follows: $$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (7) At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. The charger device has internal loop compensation optimized for >20μF ceramic output capacitance. The preferred ceramic capacitor is 10V rating, X7R or X5R. # TEXAS INSTRUMENTS ## 9.3 Application Curves # Application Curves (接下页) # TEXAS INSTRUMENTS # Application Curves (接下页) # Application Curves (接下页) # 10 Power Supply Recommendations in order to provide an output voltage on SYS, the bq25600 and bq25600D device requires a power supply between 3.9 V and 14.2 V input with at least 100-mA current rating connected to VBUS and a single-cell Li-Ion battery with voltage > V<sub>BATUVLO</sub> connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS. # 11 Layout ## 11.1 Layout Guidelines The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see \$\beta\$ 50) is important to prevent electrical andmagnetic field radiation and high frequency resonant problems. ### **IMPORTANT** It is essential to follow this specific layout PCB order. - 1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper trace connection or GND plane. - 2. Put output capacitor near to the inductor and the IC. - 3. Decoupling capacitors should be placed next to the IC pins and make trace connection as short as possible. - 4. Place inductor input terminal to SW pin as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane. - 5. It is OK to connect all grounds together to reduce PCB size and improve thermal dissipation. - 6. Try to avoid ground planes in parallel with high frequency traces in other layers. See the EVM design for the recommended component placement with trace and via locations. ### 11.2 Layout Example 图 50. High Frequency Current Path ### 12 器件和文档支持 # 12.1 器件支持(可选) ### 12.1.1 开发支持 ### **12.1.1.1** 使用 WEBENCH® 工具创建定制设计 请单击此处,使用 bq25600 器件并借助 WEBENCH® 电源设计器创建定制设计。 - 1. 在开始阶段键入输出电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。 - 2. 使用优化器拨盘优化关键设计参数,如效率、封装和成本。 - 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。 WEBENCH Power Designer 提供一份定制原理图以及罗列实时价格和组件可用性的物料清单。 在多数情况下,可执行以下操作: - 运行电气仿真,观察重要波形以及电路性能 - 运行热性能仿真,了解电路板热性能 - 将定制原理图和布局方案导出至常用 CAD 格式 - 打印设计方案的 PDF 报告并与同事共享 有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。 ### 12.2 文档支持 ### 12.2.1 相关链接 下面的表格列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。 表 19. 相关链接 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具和软件 | 支持和社区 | | | |----------|-------|-------|-------|-------|-------|--|--| | bq25600 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | | bq25600D | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | | ### 12.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 ### 12.4 商标 E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. ### 12.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据如有变更,恕不另行通知和修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。 10-Dec-2020 ### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | BQ25600DYFFR | ACTIVE | DSBGA | YFF | 30 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25600D | Samples | | BQ25600DYFFT | ACTIVE | DSBGA | YFF | 30 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25600D | Samples | | BQ25600YFFR | ACTIVE | DSBGA | YFF | 30 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25600 | Samples | | BQ25600YFFT | ACTIVE | DSBGA | YFF | 30 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | BQ25600 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 31-Aug-2017 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All ulfrierisions are nominal | il difficisions are nominal | | | | | | | | | | | | | |-------------------------------|-----------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | | BQ25600DYFFR | DSBGA | YFF | 30 | 3000 | 180.0 | 8.4 | 2.09 | 2.59 | 0.78 | 4.0 | 8.0 | Q1 | | | BQ25600DYFFT | DSBGA | YFF | 30 | 250 | 180.0 | 8.4 | 2.09 | 2.59 | 0.78 | 4.0 | 8.0 | Q1 | | | BQ25600YFFR | DSBGA | YFF | 30 | 3000 | 180.0 | 8.4 | 2.09 | 2.59 | 0.78 | 4.0 | 8.0 | Q1 | | | BQ25600YFFT | DSBGA | YFF | 30 | 250 | 180.0 | 8.4 | 2.09 | 2.59 | 0.78 | 4.0 | 8.0 | Q1 | | www.ti.com 31-Aug-2017 \*All dimensions are nominal | 7 III dilitorio di o Tiorini di | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | BQ25600DYFFR | DSBGA | YFF | 30 | 3000 | 210.0 | 185.0 | 35.0 | | BQ25600DYFFT | DSBGA | YFF | 30 | 250 | 210.0 | 185.0 | 35.0 | | BQ25600YFFR | DSBGA | YFF | 30 | 3000 | 210.0 | 185.0 | 35.0 | | BQ25600YFFT | DSBGA | YFF | 30 | 250 | 210.0 | 185.0 | 35.0 | DIE SIZE BALL GRID ARRAY ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司