## **STMPE1801** Xpander Logic™ ## 18-bit enhanced port expander with keypad controller #### **Features** - 18 GPIOs configurable as GPI, GPO, keypad matrix, special key or dedicated key function - Operating voltage: 1.65 3.6 V - Hardware keypad controller (KPC) (10 x 8 matrix with 4 optional dedicated keys maximum) - Keypad controller capable of detecting keypress in hibernation mode - Interrupt output (open drain) pin - Advanced power management system - Ultra-low standby mode current - Programmable pull-up resistors for all GPIO pins - ESD performance on GPIO pins: - ± 8 kV human body model (JESD22 A114-C) - ESD performance on V<sub>CC</sub>, GND, INT<sub>B</sub>, R<sub>STB</sub>, SCL, SDA pins: - ± 3 kV human body model (JESD22 A114-C) ## Description The STMPE1801 is a GPIO (general purpose input/output) port expander capable of interfacing a main digital ASIC via the two-line bidirectional bus (I<sup>2</sup>C). A separate GPIO expander IC is often used in mobile multimedia platforms to resolve the problem of the limited number of GPIOs typically available on digital engines. The STMPE1801 offers high flexibility, as each I/O can be configured as input, output, special key, keypad matrix or dedicated key function. This device is designed to include very low quiescent current, and a wakeup feature for each I/O, to optimize the power consumption of the device. Potential applications for the STMPE1801 include portable media players, game consoles, mobile and smart phones. Table 1. Device summary | Order code | Package | Packaging | |--------------|---------------------------------------------------|---------------| | STMPE1801BJR | Flip-chip CSP 25 (2.03 x 2.03 mm)<br>0.4 mm pitch | Tape and reel | Contents STMPE1801 # **Contents** | 1 | Bloc | k diagram | |---|------|------------------------------------------------| | 2 | Pin | settings 5 | | | 2.1 | Pin connection | | | 2.2 | Pin description | | | 2.3 | GPIO pin functions | | 3 | Max | imum ratings | | | 3.1 | Absolute maximum ratings | | | 3.2 | Thermal data 8 | | 4 | Elec | trical specification 9 | | | 4.1 | DC electrical characteristics | | | 4.2 | Input/Output DC electrical characteristics | | 5 | Regi | ister address | | 6 | I2C | specification14 | | | 6.1 | I2C related pins 14 | | | 6.2 | I2C addressing | | | 6.3 | Start condition | | | 6.4 | Stop condition | | | 6.5 | Acknowledge bit (ACK) | | | 6.6 | Data input | | | 6.7 | Memory addressing | | | 6.8 | Operation modes | | | 6.9 | General call address | | 7 | Syst | em controller18 | | | 7.1 | System level registers | | | 7.2 | States of operation | | | | 7.2.1 | | | | 7.2.2 Keypress detect in the Hibernate mode 21 | | 22 | |----| | 23 | | | | 24 | | 25 | | 25 | | 31 | | 32 | | 33 | | 33 | | 34 | | 34 | | 34 | | 35 | | 38 | | 40 | | 46 | | 50 | | 51 | | 51 | | 51 | | 52 | | 52 | | 53 | | 53 | | 54 | | 59 | | | Block diagram STMPE1801 # 1 Block diagram STMPE1801 Pin settings # 2 Pin settings ### 2.1 Pin connection Figure 2. Pin connection (top-through view) ## 2.2 Pin description Table 2. Pin description | Pin number | Туре | Symbol | Name and function | |------------|------|--------|-------------------| | D4 | I/O | GPIO0 | GPIO0/ROW0 | | C4 | I/O | GPIO1 | GPIO1/ROW1 | | A4 | I/O | GPIO2 | GPIO2/ROW2 | | E5 | I/O | GPIO3 | GPIO3/ROW3 | | D5 | I/O | GPIO4 | GPIO4/ROW4 | | C5 | I/O | GPIO5 | GPIO5/ROW5 | | B5 | I/O | GPIO6 | GPIO6/ROW6 | | A5 | I/O | GPIO7 | GPIO7/ROW7 | | E4 | I/O | GPIO8 | GPIO8/COL0 | | A3 | I/O | GPIO9 | GPIO9/COL1 | | В3 | I/O | GPIO10 | GPIO10/COL2 | Pin settings STMPE1801 Table 2. Pin description (continued) | Pin number | Туре | Symbol | Name and function | |------------|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C3 | I/O | GPIO11 | GPIO11/COL3 | | D3 | I/O | GPIO12 | GPIO12/COL4 | | E3 | I/O | GPIO13 | GPIO13/COL5 | | A2 | I/O | GPIO14 | GPIO14/COL6 | | B2 | I/O | GPIO15 | GPIO15/COL7 | | C2 | I/O | GPIO16 | GPIO16/COL8 | | D2 | I/O | GPIO17 | GPIO17/COL9 | | E1 | 0 | INTB | Open drain interrupt output pin. Programmable active low (a pull-up resistor is required) or active high (a pull-down resistor is required). Fail safe. Pull to V <sub>CC</sub> if not in use. | | A1 | I | RSTB | External reset input. Active low. Fail safe. Reset pulse width must be more than 500 µs to be valid. | | C1 | Α | SDA | I <sup>2</sup> C data. Fail safe | | D1 | Α | SCL | I <sup>2</sup> C clock. Fail safe | | B4 | - | NC | No connect | | B1 | - | V <sub>CC</sub> | Power supply | | E2 | - | GND | Ground | # 2.3 GPIO pin functions Table 3. GPIO pin function | Name | Primary function | Alternate function | |--------|------------------|--------------------| | GPIO0 | GPIO | Keypad row 0 | | GPIO1 | GPIO | Keypad row 1 | | GPIO2 | GPIO | Keypad row 2 | | GPIO3 | GPIO | Keypad row 3 | | GPIO4 | GPIO | Keypad row 4 | | GPIO5 | GPIO | Keypad row 5 | | GPIO6 | GPIO | Keypad row 6 | | GPIO7 | GPIO | Keypad row 7 | | GPIO8 | GPIO | Keypad column 0 | | GPIO9 | GPIO | Keypad column 1 | | GPIO10 | GPIO | Keypad column 2 | | GPIO11 | GPIO | Keypad column 3 | | GPIO12 | GPIO | Keypad column 4 | STMPE1801 Pin settings Table 3. GPIO pin function | Name | Primary function | Alternate function | |--------|------------------|--------------------| | GPIO13 | GPIO | Keypad column 5 | | GPIO14 | GPIO | Keypad column 6 | | GPIO15 | GPIO | Keypad column 7 | | GPIO16 | GPIO | Keypad column 8 | | GPIO17 | GPIO | Keypad column 9 | The default function is always GPIO. As soon as the key scanning is enabled through the keypad registers, the function is then switched to the key function and then any configuration made in the GPIO registers is ignored. Maximum ratings STMPE1801 ## 3 Maximum ratings Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 3.1 Absolute maximum ratings Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------|-------|------| | $V_{CC}$ | Supply voltage | 4.5 | V | | V <sub>IN</sub> | Input voltage on GPIO pin | 4.5 | V | | V <sub>ESD</sub> | Minimum ESD protection on each GPIO pin (HBM model - JESD22 A114-C) | ±8 | kV | | V <sub>ESD</sub> | ESD protection on other pins (HBM model - JESD22 A114-C) | ±3 | kV | #### 3.2 Thermal data Table 5. Thermal data | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|-------------------------------------|-----|-----|-----|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient | - | 100 | _ | °C/W | | T <sub>A</sub> | Operating ambient temperature | -40 | 25 | 85 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 25 | 125 | °C | # 4 Electrical specification ## 4.1 DC electrical characteristics Table 6. DC electrical characteristics | Symbol | Parameter | Toot oon | Test conditions | | Value | | | | |------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-----|------------|--| | Symbol | Parameter | rest conditions | | Min | Тур | Max | Unit | | | V <sub>CC</sub> | Supply voltage | - | | 1.65 | _ | 3.6 | V | | | | Active current (core | 1.8 | V | _ | 28 | 55 | μΑ | | | I <sub>CC</sub> | and analog) - 1 key press | 3.3 V | | _ | 90 | 140 | μΑ | | | | Hibernate current | 1.8 V<br>3.3 V | 25 °C | _ | _ | 0.5 | | | | , | | | 85 °C | _ | _ | 1 | μΑ | | | IHIBERNATE | | | 25 °C | _ | _ | 0.5 | ΙΔ | | | | | 3.5 V | 85 °C | _ | _ | 1 | <u>μ</u> Α | | | I <sub>NTB</sub> | Open drain output current | V <sub>OL(max)</sub> =0.45 V at<br>V <sub>CC</sub> =1.8 V<br>V <sub>OL(max)</sub> =0.83 V at<br>V <sub>CC</sub> =3.3 V | | _ | 4 | - | mA | | # 4.2 Input/Output DC electrical characteristics Table 7. I/O DC electrical characteristics | Cumbal | Dovometer | Test conditions | | Unit | | | | |-------------------|------------------------------|------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|----------|--| | Symbol | Parameter | rest conditions | Min | Тур | Max | Offic | | | V | Low level input voltage | V <sub>CC</sub> = 1.8 V | 0.2 \ | | 0.2 V <sub>CC</sub> | V | | | V <sub>IL</sub> | Low level input voltage | V <sub>CC</sub> = 3.3 V | _ | - | 0.2 V <sub>CC</sub> | V | | | V <sub>IH</sub> | High level input voltage | V <sub>CC</sub> = 1.8 V | 0.8 V <sub>CC</sub> | _ | _ | V | | | VIH | Trigit level iriput voltage | V <sub>CC</sub> = 3.3 V | 0.8 V <sub>CC</sub> | _ | _ | V | | | V | Cabmitt triager bystoresis | V <sub>CC</sub> = 1.8 V | - | 0.10 | _ | <b>V</b> | | | V <sub>HYST</sub> | Schmitt trigger hysteresis | V <sub>CC</sub> = 3.3 V | _ | 0.20 | _ | V | | | V | Low level output voltage | I <sub>OL</sub> = 4 mA,<br>V <sub>CC</sub> = 1.8 V | O. | | 0.45 | V | | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 4 mA,<br>V <sub>CC</sub> = 3.3 V | _ | _ | 0.45 | <b>v</b> | | | V | I Colo Lovel and and and and | I <sub>OH</sub> = -4 mA,<br>V <sub>CC</sub> = 1.8 V | 1.35 | _ | _ | V | | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -4 mA,<br>V <sub>CC</sub> = 3.3 V | 2.48 | _ | _ | V | | | R <sub>UP</sub> | Equivalent pull-up | V <sub>CC</sub> = 3.3 V. Active implementation, R value is determined by the current measured at 0 V | 30 | 60 | 90 | kΩ | | | | resistance | V <sub>CC</sub> = 1.8 V. Active implementation, R value is determined by the current measured at 0 V | 50 | 100 | 150 | | | STMPE1801 Register address # 5 Register address Table 8. STMPE1801 register summary table | Addres<br>s | Register name | Description | Auto-<br>increment | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | |-------------|---------------------------|----------------------------------|--------------------|---------------|-----------------|-----------|-----------|-----------|-----------------|-----------|-----------|----------|----------|----------|----------|----------|------|------|--|---| | 00 | CHIP_ID | Chip identification | No | 8-bit CHIP ID | | | | | | | | | | | | | | | | | | 01 | VERSION_ID | Version identification | No | | | 8-l | oit VEF | RSION | ID | | | | | | | | | | | | | 02 | SYS_CTRL | System control | No | SF_<br>RST | I BESERVED I DB | | | | GPI<br>_DB<br>0 | RSV<br>D | | | | | | | | | | | | 04 | INT_CTRL_LOW | Interrupt | Yes | | RE | SERV | ED | | IC2 | IC1 | IC0 | | | | | | | | | | | 05 | INT_CTRL_HIGH | control | 162 | | | | RESE | RVED | | | | | | | | | | | | | | 06 | INT_EN_MASK_LOW | Interrupt | Yes | RE | SERV | ED | IE4 | IE3 | IE2 | IE1 | IE0 | | | | | | | | | | | 07 | INT_EN_MASK_HIGH | enable mask | 162 | | | | RESE | RVED | | | | | | | | | | | | | | 08 | INT_STA_LOW | Interrupt etetue | Yes | RE | SERV | ED | IE4 | IE3 | IE2 | IE1 | IE0 | | | | | | | | | | | 09 | INT_STA_HIGH | Interrupt status | res | | | | RESE | RVED | | | | | | | | | | | | | | 0A | INT_EN_GPIO_MASK<br>_LOW | Interrupt<br>enable GPIO<br>mask | | IEG<br>7 | IEG<br>6 | IEG<br>5 | IEG<br>4 | IEG<br>3 | IEG<br>2 | IEG<br>1 | IEG<br>0 | | | | | | | | | | | 0B | INT_EN_GPIO_MASK<br>_MID | | enable GPIO | Yes | IEG<br>15 | IEG<br>14 | IEG<br>13 | IEG<br>12 | IEG<br>11 | IEG<br>10 | IEG<br>9 | IEG<br>8 | | | | | | | | | | 0C | INT_EN_GPIO_MASK<br>_HIGH | | | | | | | | | | | | | | | • | RESE | RVED | | • | | 0D | INT_STA_GPIO_LOW | Interrupt status<br>GPIO | | | | | | | ISG<br>7 | ISG<br>6 | ISG<br>5 | ISG<br>4 | ISG<br>3 | ISG<br>2 | ISG<br>1 | ISG<br>0 | | | | | | 0E | INT_STA_GPIO_MID | | Yes | ISG<br>15 | ISG<br>14 | ISG<br>13 | ISG<br>12 | ISG<br>11 | ISG<br>10 | ISG<br>9 | ISG<br>8 | | | | | | | | | | | 0F | INT_STA_GPIO_HIGH | | | | | RESE | RVED | | | ISG<br>17 | ISG<br>16 | | | | | | | | | | | 10 | GPIO_SET_LOW | | | 107 | 106 | IO5 | 104 | IO3 | 102 | IO1 | IO0 | | | | | | | | | | | 11 | GPIO_SET_MID | GPIO set pin<br>state | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | | | | | | | | | | 12 | GPIO_SET_HIGH | | | | • | RESE | RVED | • | • | IO17 | IO16 | | | | | | | | | | | 13 | GPIO_CLR_LOW | | | 107 | 106 | 105 | 104 | IO3 | 102 | IO1 | IO0 | | | | | | | | | | | 14 | GPIO_CLR_MID | GPIO clear pin state | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | | | | | | | | | | 15 | GPIO_CLR_HIGH | o.uo | | | | RESE | RVED | ı | | IO17 | IO16 | | | | | | | | | | | 16 | GPIO_MP_LOW | | | 107 | 106 | 105 | 104 | IO3 | 102 | IO1 | IO0 | | | | | | | | | | | 17 | GPIO_MP_MID | GPIO monitor<br>pin state | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | | | | | | | | | | 18 | GPIO_MP_HIGH | piii diato | | | 1 | RESE | RVED | 1 | 1 | IO17 | IO16 | | | | | | | | | | Register address STMPE1801 Table 8. STMPE1801 register summary table | Addres<br>s | Register name | Description | Auto-<br>increment | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|-----------------------|-------------------------------|--------------------|-----------------------------------------------------------------------------------|-----------------|----------|----------|----------|-----------------|----------|-----------| | 19 | GPIO_SET_DIR_LOW | | | 107 | 106 | 105 | 104 | IO3 | 102 | IO1 | IO0 | | 1A | GPIO_SET_DIR_MID | GPIO set pin<br>direction | | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | 1B | GPIO_SET_DIR_HIG<br>H | register | | | • | RESE | RVED | • | | IO17 | IO16 | | 1C | GPIO_RE_LOW | | | 107 | 106 | 105 | 104 | 103 | 102 | 101 | 100 | | 1D | GPIO_RE_MID | GPIO rising edge | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | 1E | GPIO_RE_HIGH | | | | | RESE | RVED | | | IO17 | IO16 | | 1F | GPIO_FE_LOW | | | 107 | 106 | 105 | 104 | IO3 | 102 | IO1 | 100 | | 20 | GPIO_FE_MID | GPIO falling edge | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | 21 | GPIO_FE_HIGH | | | | | RESE | RVED | | | IO17 | IO16 | | 22 | GPIO_PULL_UP_LO<br>W | | | 107 | 106 | IO5 | 104 | IO3 | 102 | IO1 | IO0 | | 23 | GPIO_PULL_UP_MID | GPIO pull up | Yes | IO15 | IO14 | IO13 | IO12 | IO11 | IO10 | 109 | IO8 | | 24 | GPIO_PULL_UP_HIG<br>H | | | | RESERVED | | | | | IO17 | IO16 | | 30 | KPC_ROW | Keypad row scanning | Yes | RO<br>W7 | RO<br>W6 | RO<br>W5 | RO<br>W4 | RO<br>W3 | RO<br>W2 | RO<br>W1 | RO<br>W0 | | 31 | KPC_COL_LOW | Keypad column | Yes | COL COL COL COL 7 6 5 4 | | | COL<br>3 | COL<br>2 | COL<br>1 | COL<br>0 | | | 32 | KPC_COL_HIGH | scanning | ies | RESERVED | | | | | | COL<br>9 | COL<br>8 | | 33 | KPC_CTRL_LOW | | | SC | AN_C | TNUC | 0-3 | | DKE | Y 0-3 | | | 34 | KPC_CTRL_MID | Key config:<br>Scan count and | Yes | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Rsv<br>d | | 35 | KPC_CTRL_HIGH | dedicated key | | Rsv<br>d | CM<br>B_K<br>EY | RESERVED | | | | | N_FR<br>Q | | 36 | KPC_CMD | Keypad<br>command | Yes | RESERVED | | | | | KPC<br>_LC<br>K | SCA<br>N | | | 37 | KPC_COMB_KEY_0 | Keypad | | C4 | СЗ | C2 | C1 | C0 | R2 | R1 | R0 | | 38 | KPC_COMB_KEY_1 | combination | Yes | C4 | СЗ | C2 | C1 | C0 | R2 | R1 | R0 | | 39 | KPC_COMB_KEY_2 | key mask | | C4 | C3 | C2 | C1 | C0 | R2 | R1 | R0 | STMPE1801 Register address Table 8. STMPE1801 register summary table | Addres<br>s | Register name | Description | Auto-<br>increment | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|----------------|--------------|--------------------|----------------|------|------|-----|-----|---------|---------|-------| | ЗА | KPC_DATA_BYTE0 | | Yes | UP/<br>DW<br>N | СЗ | C2 | C1 | C0 | R2 | R1 | R0 | | 3B | KPC_DATA_BYTE1 | Keypad data | | UP/<br>DW<br>N | СЗ | C2 | C1 | C0 | R2 | R1 | R0 | | 3C | KPC_DATA_BYTE2 | rteypad data | | UP/<br>DW<br>N | C3 | C2 | C1 | C0 | R2 | R1 | R0 | | 3D | KPC_DATA_BYTE3 | | | SF7 | SF6 | SF5 | SF4 | SF3 | SF2 | SF1 | SF0 | | 3E | KPC_DATA_BYTE4 | | | | RESE | RVED | | Dec | dicated | l Key 0 | ) - 3 | I2C specification STMPE1801 ## 6 I<sup>2</sup>C specification The features supported by the I<sup>2</sup>C interface are listed below: - I<sup>2</sup>C slave device - Operates at V<sub>CC</sub> (1.8 3.6 V) - Compliant to Philips I<sup>2</sup>C specification version 2.1 - Supports standard (up to 100 kbps) and fast (up to 400 kbps) modes - 7-bit device addressing modes - General call - Start/Restart/Stop ## 6.1 I<sup>2</sup>C related pins - SCL - SDA The device supports both 1.8 V $I^2$ C and 3.3 V $I^2$ C operations. It is recommended that Vpullup at SCL and SDA externally is greater or equal to $V_{CC}$ . ## 6.2 I<sup>2</sup>C addressing The STMPE1801 7-bit addressing is set to 40h. #### 6.3 Start condition A Start condition is identified by a falling edge of SDA while SCL is stable at high state. A Start condition must precede any data/command transfer. The device continuously monitors for a Start condition and does not respond to any transaction unless one is encountered. The first byte is scanned after the START command is detected to check for device ID. Ensure that all state machines are flushed when START instruction is issued. ## 6.4 Stop condition A Stop condition is identified by a rising edge of SDA while SCL is stable at high state. A Stop condition terminates the communication between the slave device and bus master. A read command that is followed by NoAck can be followed by a Stop condition to force the slave device into idle mode. When the slave device is in idle mode, it is ready to receive the next I<sup>2</sup>C transaction. A Stop condition at the end of a write command stops the write operation to the registers. Once the Stop condition is detected, the device should release the bus and go to Hibernate mode if there is no more activity. An I<sup>2</sup>C transaction with a START bit followed immediately by a STOP condition should not cause any I<sup>2</sup>C lock-up. STMPE1801 I2C specification ## 6.5 Acknowledge bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter releases the SDA after sending eight bits of data. During the ninth bit, the receiver pulls the SDA low to acknowledge the receipt of the eight bits of data. The receiver may leave the SDA in high state if it does not acknowledge the receipt of the data. ### 6.6 Data input The device samples the data input on SDA on the rising edge of the SCL. The SDA signal must be stable during the rising edge of SCL and the SDA signal must change only when SCL is driven low. ## 6.7 Memory addressing For the bus master to communicate to the slave device, the bus master must initiate a Start condition and be followed by the slave device address. Accompanying the slave device address, there is a Read/Write bit $(R/\overline{W})$ . The bit is set to 1 for Read and 0 for Write operation. If a match occurs on the slave device address, the corresponding device gives an acknowledgement on the SDA during the 9th bit time. If there is no match, it deselects itself from the bus by not responding to the transaction. ## 6.8 Operation modes Table 9. Operating modes | Mode | Byte | Programming sequence | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | START, Device address, R/W =0, Register Address to be read | | | | RESTART, Device Address, R/W =1, Data Read, STOP | | Read | ≥1 | If no STOP is issued, the Data Read can be continuously performed. If the register address falls within the range that allows address auto-increment, then register address auto-increments internally after every byte of data being read. For register address that fails within a non-incremental address range, the address is kept static throughout the entire read operation. Refer to <i>Table 8.: STMPE1801 register summary table</i> for the address ranges that are auto-increment and non-increment. An example of such a non-increment address is FIFO. | I2C specification STMPE1801 Table 9. Operating modes | Mode | Byte | Programming sequence | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | START, Device Address, R/W =0, Register Address to be written, Data Write, STOP | | Write | ≥1 | If no STOP is issued, the Data Write can be continuously performed. If the register address falls within the range that allows address auto-increment, then register address auto-increment internally after every byte of data being written. For those register addresses that fall within a non-incremental address range, the address will be kept static throughout the entire write operation. Refer to <i>Table 8.: STMPE1801 register summary table</i> for the address ranges that are auto-increment and non-increment. An example of a non-increment address is Data Port for initializing the PWM. | Figure 3. Operating modes STMPE1801 I2C specification #### 6.9 General call address A general call address is a transaction with the slave address of 0x00 and $R/\overline{W}$ =0. When a general call address is asserted, the STMPE1801 responds to this transaction with an acknowledgement and behaves as a slave-receiver mode. The meaning of a general call address is defined in the second byte sent by the master-transmitter. Table 10. General call address | R/W | Second byte value | Definition | |-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0x06 | A 2-byte transaction in which the second byte tells the slave device to reset and write (or latch in) the 2-bit programmable part of the slave address. | | 0 | 0x00 | Not allowed as second byte. | Note: All other second byte values are ignored. System controller STMPE1801 # 7 System controller ## 7.1 System level registers The system controller is the heart of the STMPE1801. It contains the registers for power control and chip identification. The system registers are: | Address | Register name | |---------|---------------| | 00 | CHIP_ID | | 01 | VERSION_ID | | 02 | SYS_CTRL | #### CHIP\_ID ## **Chip identification register** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | |---|---------------|---|---|---|---|---|---|--|--|--|--|--| | | 8-bit CHIP_ID | | | | | | | | | | | | | R | R | R | R | R | R | R | R | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | ## **VERSION\_ID** ## Version identification register | | 7 6 5 | | | 4 | 3 | 2 | 1 | 0 | | | | |---|------------------|---|---|---|---|---|---|---|--|--|--| | | 8-bit VERSION_ID | | | | | | | | | | | | Ī | R | R | R | R | R | R | R | R | | | | | ſ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | STMPE1801 System controller ### SYS\_CTRL ## System control register | 7 | 6 5 | | 4 | 3 | 2 | 1 | 0 | |--------|-----|-------|------|---|---------|------|---| | SF_RST | | RESEF | RVED | | GPI_DB1 | RSVD | | | W | R | R | R | R | RW | RW | R | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Address: 02 Type: R/W Reset: 0x06 **Description:** System control register. [7] SF\_RST: Soft Reset Writing a '1' to this bit will do a soft reset of the device. Once the reset is done, this bit is cleared to '0' by the HW. [6:3] RESERVED [2:1] GPI\_DB [1:0] GPI [17:0] operational mode de-bounce time '00' = 30 μs '01' = 90 μs $'10' = 150 \ \mu s$ '11' = 210 μs (default) [0] RESERVED System controller STMPE1801 ### 7.2 States of operation Figure 4. States of operation The device has two main modes of operation: - Operational mode: This is the mode, whereby normal operation of the device takes place. In this mode, the main finite state machine (FSM) unit routes 32 kHz clock to all the device blocks. - Hibernate mode: This mode is entered automatically in auto-hibernate mode. When the device is in Hibernate mode, the 32 kHz clock is disabled. If there is a keypad activity, interrupt event, hotkey activity or I<sup>2</sup>C transaction, the device switches to operational mode. A reset event brings back the system to operational mode. #### 7.2.1 Auto-hibernate The STMPE1801 is set to go into Hibernate mode automatically if there is a period of inactivity (~ 100 $\mu$ s) following the completion of I<sup>2</sup>C transaction with the host. The STMPE1801 will continue counting down for hibernation mode activation even if there is an I<sup>2</sup>C transaction sent by the host to other slave devices. Any I<sup>2</sup>C transaction from the host to the STMPE1801 resets the hibernate counter. Auto-hibernate mode occurs only when all the keys are released and FIFO is emptied through reading. This is to prevent any loss of data. The hibernate mode counter should start when any of the following conditions is detected: - Once the I<sup>2</sup>C transaction is completed or a STOP condition is detected. - If the device ID in the I<sup>2</sup>C transaction is invalid. When there is a keypad activity, the device should go into Hibernate mode ONLY when all the previously pressed keys are released. STMPE1801 System controller Any keypad activity, interrupt event, hotkey activity or VALID I<sup>2</sup>C transaction wakes up the device from Hibernate mode and switches to operational mode automatically. #### 7.2.2 Keypress detect in the Hibernate mode When in Hibernate mode, any keypress detected causes the system to go into operational mode ( $\sim$ 48 $\mu$ s). The system will then de-bounce the key to detect a valid key. If the keypress detected is valid, the system stays in operation mode. If the key detected is invalid, the system goes back into Hibernate mode. Clocking system STMPE1801 # 8 Clocking system In order to reduce the power consumption, the STMPE1801 turns off the oscillator during Hibernate mode. Figure 5. Clocking system #### 8.0.1 Clock source By default, when the STMPE1801 powers up, it derives a 32 kHz clock from the internal RC oscillator for its operation. There are 4 sources of reset: - RSTB pin - Low voltage detect (LVD) reset - Soft reset bit of the SYS\_CTRL register - I<sup>2</sup>C reset from the I<sup>2</sup>C block. STMPE1801 Clocking system ### 8.0.2 Power mode programming sequence The device enters auto Hibernate mode when there is inactivity for a fixed period of time. To wake up the device, the host is required to: Send an I<sup>2</sup>C transaction to the device. To do a soft reset to the device, the host needs to do the following: Write a '1' to bit 7 of the SYS\_CTRL register. This bit is automatically cleared upon reset. To come out of the Hibernate mode, the following needs to be done by the host: - Assert a system reset - Or put a wakeup on the I<sup>2</sup>C transaction - Interrupt activity Interrupt system STMPE1801 ## 9 Interrupt system The STMPE1801 uses a highly flexible interrupt system. It allows the host system to configure the type of system events that should result in an interrupt, and pinpoints the source of interrupt by status registers. The INT pin can be configured as active high (a pull-down resistor is required), or active low (a pull-up resistor is required). If INT pin is not in use, it is necessary to pull INT pin to $V_{\rm CC}$ . Once asserted, the INT pin would de-assert when a read is done to the corresponding bit either in the INT\_STA register or INT\_STA\_GPIO register. Figure 6. Interrupt system STMPE1801 Interrupt system ## 9.1 Interrupt system register map Table 11. Interrupt system register map | Address | Register name | Description | Auto-increment (during sequential R/W) | |---------|-----------------------|-------------------------------------|----------------------------------------| | 04 | INT_CTRL_LOW | Intervient control register | Yes | | 05 | INT_CTRL_HIGH | Interrupt control register | Yes | | 06 | INT_EN_MASK_LOW | Interrupt anable most register | Yes | | 07 | INT_EN_MASK_HIGH | Interrupt enable mask register | Yes | | 08 | INT_STA_LOW | Interrupt status register | Yes | | 09 | INT_STA_HIGH | Interrupt status register | Yes | | 0A | INT_EN_GPIO_MASK_LOW | | Yes | | 0B | INT_EN_GPIO_MASK_MID | Interrupt enable GPIO mask register | Yes | | 0C | INT_EN_GPIO_MASK_HIGH | | Yes | | 0D | INT_STA_GPIO_LOW | | Yes | | 0E | INT_STA_GPIO_MID | Interrupt status GPIO register | Yes | | 0F | INT_STA_GPIO_HIGH | | Yes | ## 9.2 Interrupt latency for the GPIO hot keys When the generation of interrupts by the GPIO as input is enabled for the hot keys, the latency (time taken from actual transition at GPIO to time of INT pin assertion) is shown in the following table: Table 12. GPIO hot keys interrupt latency | State of operation | Interrupt latency | Comments | | | |--------------------|-------------------|----------------------------------------------------------|--|--| | Hibernation | >200 µs (default) | Latency can be programmed by the GPI_DB bits of SYS_CTRL | | | | Active | >200 µs (default) | register | | | Interrupt system STMPE1801 #### INT\_CTRL #### Interrupt control register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------------|----|----|----|----|----|---------|---|---|--------------|---|---|---|-----|-----|-----| | ſ | INT_CTRL_HIGH | | | | | | | | | INT_CTRL_LOW | | | | | | | | ſ | | | | | | R | eserved | | | | | | | IC2 | IC1 | IC0 | | Ī | R | R | R | R | R | R | R | R | R | R | R | R | R | RW | RW | RW | Address: 04, 05 Type: R, R/W Reset: 0x00 **Description:** The interrupt control register is used to configure the interrupt controller. It has global enable interrupt mask bit that controls the interruption to the host. [15:3] RESERVED [2] IC2: Output Interrupt polarity '0' = Active low/falling edge '1' = Active high/rising edge [1] IC1: Output Interrupt type [1] IC1: Output Interrupt type '0' = Level interrupt '1' = Edge interrupt (Pulse width of 200µs) [0] IC0: Global interrupt mask bit When this bit is written a '1', it allows interruption to the host. If it is written with a '0', then, it disables all interruption to the host. Writing to this bit does not affect the INT\_EN\_MASK value. STMPE1801 Interrupt system #### INT\_EN\_MASK #### Interrupt enable mask register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | / | ь | 5 | 4 | 3 | 2 | | U | |----|------------------|----|----|----|----|---|---|---|---|----|--------|--------|-------|-----|-----| | | INT_EN_MASK_HIGH | | | | | | | | | | INT_EN | N_MASK | C_LOW | | | | | RESERVED | | | | | | | | | | IE4 | IE3 | IE2 | IE1 | IE0 | | R | R R R R R R R | | | | | | R | R | R | RW | RW | RW | RW | RW | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 06, 07 Type: R, R/W Reset: 0x00 **Description:** The interrupt enable mask register is used to enable the interruption from a particular interrupt source to the host. [15:4] RESERVED [4:0] IE[x]: Interrupt Enable Mask (where x = 3 to 0) IE0: Default value is 0. IE1: Keypad controller interrupt mask IE2: Keypad controller FIFO overflow interrupt mask IE3: GPIO controller interrupt mask IE4: Combination key interrupt enable Writing a '1' to the IE[x] bit enables the interruption to the host. Interrupt system STMPE1801 #### INT\_STA #### Interrupt status register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|----|----|----|----|---|---|---|---|---|--------|--------|-----|-----|-----| | | INT_STA_HIGH | | | | | | | | | | INT_ST | A _LOW | | | | | RESERVED | | | | | | | | | | | IS4 | IS3 | IS2 | IS1 | IS0 | | R | R R R R R R R | | | | | | R | R | R | R | R | R | R | R | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | **Address:** 08, 09 Type: R Reset: 0x00 **Description:** The interrupt status register monitors the status of the interruption from a particular interrupt source to the host. The INT\_STA bits are constantly updated regardless whether the INT\_EN bits are enabled or not. [15:4] RESERVED [4:0] IS[x] Interrupt status (where x = 3 to 0) Read: IS0: Wake-up interrupt status IS1: Keypad controller interrupt status IS2: Keypad controller FIFO overflow interrupt status IS3: GPIO controller interrupt status IS4: Combination key interrupt status Reading the INT\_STA register clears all interrupt status bits to '0' which had been set to '1' prior to the read event. STMPE1801 Interrupt system #### INT\_EN\_GPIO\_MASK ## Interrupt enabled GPIO mask register | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------------|------|------|------| | | | | INT_E | N_GPIO_MASK | _LOW | | | | IEG7 | IEG6 | IEG5 | IEG4 | IEG3 | IEG2 | IEG1 | IEG0 | | RW | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |-------|----------------------|-------|-------|-------|-------|------|------|--|--| | | INT_EN_GPIO_MASK_MID | | | | | | | | | | IEG15 | IEG14 | IEG13 | IEG12 | IEG11 | IEG10 | IEG9 | IEG8 | | | | RW | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----|-----------------------|-------|-------|----|----|----|----|--| | | INT_EN_GPIO_MASK_HIGH | | | | | | | | | | | IEG17 | IEG16 | | | | | | | R | R | R | R | R | R | RW | RW | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Address: 0A, 0B, 0C **Type:** R/W **Reset:** 0x00 **Description:** The interrupt enable GPIO mask register is used to enable the interruption from a particular GPIO interrupt source to the host. The IEG[17:0] bits are the interrupt enable mask bits correspond to the GPIO[17:0] pins. [17:0 IEG[x]: Interrupt enable GPIO mask (where x = 17 to 0) Writing a '1' to the IEG[x] bit enables the interruption to the host. Interrupt system STMPE1801 #### NT\_STA\_GPIO #### Interrupt status GPIO register | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|--------------|------|------|------| | | | | INT | _STA_GPIO_LC | WC | | | | ISG7 | ISG6 | ISG5 | ISG4 | ISG3 | ISG2 | ISG1 | ISG0 | | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |-------|------------------|-------|-------|-------|-------|------|------|--|--| | | INT_STA_GPIO_MID | | | | | | | | | | ISG15 | ISG14 | ISG13 | ISG12 | ISG11 | ISG10 | ISG9 | ISG8 | | | | R | R | R | R | R | R | R | R | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |----|-------------------|-------|-------|----|----|----|----|--| | | INT_STA_GPIO_HIGH | | | | | | | | | | | ISG17 | ISG16 | | | | | | | R | R | R | R | R | R | R | R | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Address: 0D, 0E, 0F Type: Reset: 0x00 **Description:** The interrupt status GPIO register monitors the status of the interruption from a particular GPIO pin interrupt source to the host. The INT\_STA\_GPIO bits are constantly updated regardless whether the INT\_EN\_GPIO\_MASK bits are enabled or not. The ISG[17:0] bits are the interrupt status bits correspond to the GPIO[17:0] pins. [17:0 ISG[x] Interrupt status GPIO (where x = 17 to 0) ISG[x] will be set to '1' if an interrupt is detected on the corresponding GPIO pin. Reading the INT\_STA\_GPIO register clears all interrupt status GPIO bits to '0' which had been set to '1' prior to the read event. STMPE1801 Interrupt system ### 9.3 Programming sequence To configure and initialize the interrupt controller to allow interruption to host, observe the following steps: - 1. Set the INT\_EN\_MASK and INT\_EN\_GPIO\_MASK registers to the desired values to enable the interrupt sources that are to be expected to receive from. - 2. Configure the output interrupt type and polarity and enable the global interrupt mask by writing to the INT CTRL. - 3. Wait for interrupt. - 4. Upon receiving an interrupt, the corresponding INT bit is asserted. - 5. The host comes to read the INT\_STA register through the I<sup>2</sup>C interface. A '1' in the INT\_STA bits indicates that the corresponding interrupt source is triggered. - 6. If the IS3 bit in INT\_STA register is set, the interrupt is coming from the GPIO controller. Then, a subsequent read is performed on the INT\_STA\_GPIO register to obtain the interrupt status of all 18 GPIOs to locate the GPIO that triggers the interrupt. This is a 'Hot Key' feature. - 7. After obtaining the interrupt source that triggers the interrupt, the host performs the necessary processing and operations related to the interrupt source. - 8. All IS[x] bits in INT\_STA register and ISG[x] bits in INT\_STA\_GPIO register which are set to '1' prior to the read event are cleared to '0' automatically once the reading of the registers are completed. - Any interrupt inputs received between reading and auto clearing of the registers are kept in a shadow register and updated into the INT\_STA and INT\_STA\_GPIO registers once the auto clearing is completed. - 10. Once the interrupt is cleared, the INT pin is also de-asserted if the interrupt type is level interrupt. An edge interrupt only asserts a pulse width of 200 $\mu$ s. - 11. When the interrupt function is no longer required, the IC0 bit in INT\_CTRL may be set to '0' to disable the global interrupt mask bit. GPIO controller STMPE1801 ## 10 GPIO controller A total of 18 GPIOs are available in the STMPE1801 port expander device. Most of the GPIOs are sharing physical pins with alternate functions. The GPIO controller contains the registers that allow the host system to configure each of the pins into either a GPIO, or one of the alternate functions. Unused GPIOs should be configured as outputs to minimize the power consumption. Table 13. GPIO controller registers | Address | Register name | Description | Auto-increment<br>(during sequential<br>R/W) | |---------|-------------------|---------------------------------|----------------------------------------------| | 10 | GPIO_SET_LOW | | Yes | | 11 | GPIO_SET_MID | GPIO set pin state register | Yes | | 12 | GPIO_SET_HIGH | | Yes | | 13 | GPIO_CLR_LOW | | Yes | | 14 | GPIO_CLR_MID | GPIO clear pin state register | Yes | | 15 | GPIO_CLR_HIGH | | Yes | | 16 | GPIO_MP_LOW | | Yes | | 17 | GPIO_MP_MID | GPIO monitor pin state register | Yes | | 18 | GPIO_MP_HIGH | | Yes | | 19 | GPIO_SET_DIR_LOW | | Yes | | 1A | GPIO_SET_DIR_MID | GPIO set pin direction register | Yes | | 1B | GPIO_SET_DIR_HIGH | | Yes | | 1C | GPIO_RE_LOW | | Yes | | 1D | GPIO_RE_MID | GPIO rising edge register | Yes | | 1E | GPIO_RE_HIGH | | Yes | | 1F | GPIO_FE_LOW | | Yes | | 20 | GPIO_FE_MID | GPIO falling edge register | Yes | | 21 | GPIO_FE_HIGH | | Yes | | 22 | GPIO_PULL_UP_LOW | | Yes | | 23 | GPIO_PULL_UP_MID | GPIO pull up register | Yes | | 24 | GPIO_PULL_UP_HIGH | | Yes | STMPE1801 GPIO controller ## 10.1 GPIO control registers A group of registers is used to control the exact function of each of the 18 GPIOs. All the GPIO registers are named as GPIO\_xxx\_yyy, where: - xxx represents the functional group - yyy represents the byte position of the GPIO (LOW/MID/HIGH) - LOW registers control GPIO[7:0] - MID registers control GPIO[8:15] - HIGH registers control GPIO[17:16] #### 10.1.1 Bit description | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | GPIO_xxx_HIGH | | | RES | ERVED | | | IO-16 | IO-17 | | GPIO_xxx_MID | IO-15 | IO-14 | IO-13 | IO-12 | IO-11 | IO-10 | IO-9 | IO-8 | | GPIO_xxx_LOW | IO-7 | IO-6 | IO-5 | IO-4 | IO-3 | IO-2 | IO-1 | IO-0 | The function of each bit is shown in the following table: | Register name | Description | Function | |------------------|------------------------|------------------------------------------------------------------------------------------------------| | GPIO_MP_yyy | GPIO monitor pin state | Reading this bit yields the current state of the bit. Writing has no effect. | | GPIO_SET_yyy | GPIO set pin state | Writing '1' to this bit causes the corresponding GPIO to go to '1' state. Writing '0' has no effect. | | GPIO_CLR_yyy | GPIO clear pin state | Writing '1' to this bit causes the corresponding GPIO to go to '0' state. Writing '0' has no effect. | | GPIO_SET_DIR_yyy | GPIO set pin direction | '0' sets the corresponding GPIO to input state, and '1' sets it to output state. | | GPIO_RE_yyy | GPIO rising edge | Set to '1' enable rising edge detection on the corresponding GPIO. | | GPIO_FE_yyy | GPIO falling edge | Set to '1' enable falling edge detection on the corresponding GPIO. | | GPIO_PULL_UP_yyy | GPIO pull up | Set to '1' enable internal pull-up resistor. | GPIO controller STMPE1801 ### 10.2 Hotkey feature A GPIO is known as 'Hotkey' when it is configured to trigger an interruption to the host whenever the GPIO input is being asserted. This feature is applicable in operational mode as well as in Hibernate mode. ### 10.2.1 Programming sequence for Hotkey - 1. Configure the GPIO pin into input direction by setting the corresponding bit in the GPIO set pin direction registers [GPIO\_SET\_DIR\_yyy]. - 2. Set the GPIO rising edge registers [GPIO\_RE\_yyy] and GPIO falling edge registers [GPIO\_FE\_yyy] to the desired values to enable the rising edge or falling edge detection. - 3. Configure and enable the interrupt controller to allow the interruption to the host. - 4. Now, the GPIO expander may enter Hibernate mode if there is no activity. - Upon any hot-key being asserted, the device will wake up and issue an interrupt to the host. Below are the conditions to be fulfilled in order to configure a Hot Key: - 1. The pin is configured into GPIO mode and as input pin. - 2. The global interrupt mask bit is enabled. - 3. The corresponding GPIO interrupt mask bit is enabled. #### 10.2.2 Minimum pulse width 34/60 The minimum pulse width of the assertion of the Hotkey is dependent on the de-bounce time configured. It must be greater than the de-bounce value configured. Any pulse width less than the stated value may not be registered. STMPE1801 Keypad controller ## 11 Keypad controller The keypad controller consists of: 4 dedicated key controllers that support up to 4 simultaneous dedicated key presses; - a keyscan controller support a maximum of 10 x 8 key matrix with detection of three simultaneous key presses; - 8 special function key controllers that support up to 8 simultaneous "special function" key presses. The key detection priority is dedicated, special function and normal keys. Four of the row inputs can be configured as dedicated keys through the setting of Dkey0~3 bits of the KPC\_CTRL register. The normal key matrix size can be configured through the setting of KPC\_ROW and KPC\_COL registers. The scanning of each individual row input and column output can be enabled or masked to support a key matrix of variable size from 1 x 1 to 10 x 8. It is allowed to have other 8 special function keys incorporated in the key matrix. The operation of the keypad controller is enabled by the SCAN bit of KPC\_CTRL register. Every key activity detected is de-bounced for a period set by the DB\_1~7 bits of KPC\_CTRL register before a key press or key release is confirmed and updated into the output FIFO. The key data, indicating the key coordinates and its status (up or down), is loaded into the FIFO at the end of a specified number of scanning cycles (set by SCAN\_COUNTO~3 bits of KPC\_CTRL\_MID register). An interrupt is generated when a new set of key data is loaded. The FIFO has a capacity for ten sets of key data. Each set of key data consists of 5 bytes of information when any of the four dedicated keys is enabled. It is reduced to 4 bytes when no dedicated key is involved. When the FIFO is full before its content is read, an overflow signal is generated while the FIFO will continue to hold its content but forbid loading of new key data set. Keypad controller STMPE1801 Figure 7. Keypad controller The keypad rows enabled by the KPC\_ROW register are normally 'high', with the corresponding input pins pulled up by resistors internally. After reset, all the keypad columns enabled by the KPC\_COL register are driven 'low' via weak-pull down resistors. The pull-down resistors on the column are weaker than the pull-up resistors on the rows. If a key is pressed, the stronger pull-up drive on the corresponding row overwrites the weaker pull-down drive on the selected column thus allowing the keyscan controller to sense a "high" input on the selected column. Once the keyscan controller senses a "high" on the selected column, the output buffer for the selected column drives the line low overwriting the pull-up resistor on the corresponding row. The row that senses the "low" signal enables the key scan controller to decode the key coordinates (its corresponding row number and column number), save the key data into a de-bounce buffer if available, confirm if it is a valid key press after de-bouncing, and update the key data into output data FIFO if valid. The key press/release detection mechanism is listed below: - When the GPIO is configured as keypad, the ROWS have internal "strong" pull-up and COLUMNS have internal "weak" pull-down. The initial states of the ROWS are Logic High and the COLUMNS are Logic Low. - 2. When a keypad is pressed, the corresponding Row and Column form a Resistor Voltage Divider Network. Since the pull-up resistance of the ROW is stronger than the pull-down resistance of the COLUMN, the COLUMN is pulled to Logic High. - 3. Once the COLUMN's state changes to Logic High, the state machine initiates a keyscan cycle and drives the selected COLUMN to Logic Low. A low is detected on the key-press ROW. This is because the row and column node of key press are shorted together. 4. The state machine continues to poll while the key is still pressed and is reinitialized once all the keys are released. The key detection sequence is described below: - 1. The column outputs are initially not driven. - 2. Then the row inputs are checked for any special function keys. - 3. Next, the columns are checked for any normal key presses. - 4. With the internal pull-down resistor on the columns, the column senses a logic low. But when there is a normal key press, the pull up on the row and pull down on the column forms a resistor voltage divider. Since the pull up resistor is sized much smaller than the pull down resistor, the voltage on the column is pulled to logic high state. - 5. Then only the configured columns that sensed a high are driven low in turn and check for normal key presses. This eliminates the need to drive columns that do not have any key press. This in turn reduces the switching amount and hence the reduction in noise and EMI. Also the 4 mA IO during GPIO mode is 1 mA in keypad mode. ## 11.1 Keypad configurations The keypad controller supports the following types of keys: - Up to 10 columns \* 8 rows matrix keys - Up to 8 special function keys - Up to 4 dedicated keys Figure 8. Keypad configuration Figure 9. Keypad configurations ## 11.2 Keypad controller registers The mapping between the keypad controller (rows and columns) and the GPIO is based on *Section 2.3*. Table 14. Keypad controller registers | Address | Register name | Description | Auto-increment<br>(during sequential R/W) | | |---------|-----------------|-------------------------------|-------------------------------------------|--| | 30 | KPC_ROW | Keypad row register | Yes | | | 31 | KPC_COL_LOW | Kaunad aaluma ragiatar | Yes | | | 32 | KPC_COL_HIGH | Keypad column register | Yes | | | 33 | KPC_CTRL_LOW | | Yes | | | 34 | KPC_CTRL_MID | Keypad control register | Yes | | | 35 | KPC_CTRL_HIGH | | Yes | | | 36 | KPC_CMD | Key command register | Yes | | | 37 | KPC_COMBI_KEY_0 | Keypad combination key mask 0 | Yes | | | 38 | KPC_COMBI_KEY_1 | Keypad combination key mask 1 | Yes | | | 39 | KPC_COMBI_KEY_2 | Keypad combination key mask 2 | Yes | | | 3A | KPC_DATA_BYTE0 | | Yes | | | 3B | KPC_DATA_BYTE1 | | Yes | | | 3C | KPC_DATA_BYTE2 | Keypad data register | Yes | | | 3D | KPC_DATA_BYTE3 | | Yes | | | 3E | KPC_DATA_BYTE4 | | Yes | | #### **KPC\_ROW** ## Keypad controller row register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |----|-----------------|----|----|----|----|----|----|--|--|--| | | Input Row 0 - 7 | | | | | | | | | | | RW | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Address: 30 Type: R/W Reset: 0x00 **Description:** Keypad row scanning [7:0] Input row 0 - 7: '1': Turn on scanning of the corresponding row .'0': Turn off #### KPC\_COL\_HIGH ## Keypad controller column (HIGH) | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---|----|----|-----------|------------|----|----|---|---| | | | | Output Co | lumn 8 - 9 | | | | | | | R | R | R | RW | RW | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Address: 32 Type: R/W Reset: 0x00 **Description:** Keypad column scanning register. [15:10] RESERVED [9:8] OUTPUT COLUMN 8-9: '1': Turn on scanning of the corresponding column. '0': Turn off #### KPC\_COL\_LOW #### **Keypad controller column (LOW)** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |----|---------------------|----|----|----|----|----|----|--|--|--| | | Output Column 0 - 7 | | | | | | | | | | | RW | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Address: 31 Type: R/W Reset: 0x00 **Description:** Keypad column scanning register. [7:0] OUTPUT COLUMN 0-7: '1': Turn on scanning of the corresponding column. '0': Turn off #### KPC\_CTRL\_LOW #### **Keypad controller control (Low)** 4 3 SCAN\_COUNT 0 - 3 **DKEY 0 - 3** RW RW RW RW RW RW RW RW 0 0 0 0 0 Address: 33 Type: R/W Reset: 0x00 **Description:** Keypad control register. [7:4] SCAN\_COUNT\_0-3: Number of key scanning cycles elapsed before a confirmed key data is updated into output data FIFO (0-15 cycles) - [3] DKEY\_3: Set '1' to use input row 3 as dedicated key - [2] DKEY\_2: Set '1' to use input row 2 as dedicated key - [1] DKEY\_1: Set '1' to use input row 1 as dedicated key - [0] DKEY\_0: Set '1' to use input row 0 as dedicated key ## KPC\_CTRL\_MID ## Keypad controller control (Mid) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|-----|------|----|----|---|----| | | | DB0 | RSVD | | | | | | RW | RW | RW | RW | RW | RW | R | RW | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Address: 34 Type: R/W Reset: 0x31 **Description:** Keypad control register. [7:1] DB[7:2] and DB0: DB0 bit is fixed to '1'. 10-127ms of de-bounce time De-bounce time range is from 10 ms to 127 ms with 50 ms as the default. [0] RESERVED #### KPC\_CTRL\_HIGH #### **Keypad controller control (High)** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|---------|---|--------------------|---|---|----|---|--| | RSVD | CMB_KEY | | RESERVED SCAN_FREQ | | | | | | | R | RW | R | R | R | R | RW | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Address: 35 Type: R/W, R Reset: 0x40 **Description:** Keypad data register. [7:4] RESERVED [6] CMB\_KEY: Combination key mode 1: AND function for combination-key interrupt (default). 0: OR function for combination-key interrupt. [5:2] RESERVED [1:0] SCAN\_FREQ: Scan frequency based on internal 32KHz clock 00: 60 Hz (default) 01: 30 Hz 10: 15 Hz 11: 275 Hz #### KPC\_CMD ### **Keypad command register** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|----------|------| | RSVD | RSVD | RSVD | RSVD | RSVD | RSVD | KPC_LOCK | SCAN | | R | R | R | R | R | R | RW | RW | | 0 | 0 | 0 | 0 | 0 | 0 | ( | ) | Address: 36 Type: R/W, R Reset: 0x00 **Description:** Keypad command register. > [7:2] RESERVED [1] KPC\_LOCK: Keypad lock control bit 1: Writing 1 to enter key pad lock state when the key press stops. The KPC\_LOCK bit is only used when a combination key is configured in the device. If there is no combination key programmed, then this bit is not used. This command is used in conjunction with the combination keys. After the device has entered the keypad lock state, all subsequent key presses are ignored until the combinational key(s) are detected. Thereafter, the device exits the lock state, sets the combinational key wakeup status in the interrupt status register bit IS[4] and sends out the interrupt if it was enabled. 0: Writing 0 aborts the key lock Writing a 0 to this bit cancels any earlier key lock execution command. If the device has already entered the lock state, writing 0 exits the lock state. This bit is readable by the Host and the read status is described as follows: Reading [1]: KPC lock execution is not completed. It is either waiting for the key press to stop to enter the lock state or it is already in the lock state. Reading [0]: KPC is already not in lock state, and not waiting to enter lock state. [0]SCAN: 1: to start scanning 0: to stop Note: All the key configurations and control must be completed before executing the scan command. Any configuration and control change while scan is active is not supported. ## 11.3 Data registers The KPC\_DATA register contains five bytes of information. The first three bytes store the key coordinates and status of any three keys from the normal key matrix, while the fourth byte stores the status of special function keys and the fifth byte consists of the status of dedicated keys. Note: When accessing the KPC DATA FIFO, it is mandatory to read all five bytes of KPC\_Data registers together consecutively. Doc ID 17884 Rev 3 #### KPC\_DATA\_BYTE0 #### Keypad data byte 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|----| | UP/DWN | C3 | C2 | C1 | C0 | R2 | R1 | R0 | | R | R | R | R | R | R | R | R | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Address: 3A Type: R Reset: 0xF8 **Description:** Keypad data register. [7] UP/DWN: 0: key-down 1: key-up [6:3] C[3:0]: Column number of key 1 (valid range: 0000-1001) 0x1111: No key [2:0] R[2:0] Row number of key 1 (valid range: 000-111) #### KPC\_DATA\_BYTE1 #### Keypad data byte 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|----|----|----|----|----|----| | UP/DOWN | C3 | C2 | C1 | C0 | R2 | R1 | R0 | | R | R | R | R | R | R | R | R | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Address: 3B Type: R Reset: 0xF8 **Description:** Keypad data register. [7] UP/DOWN: 0: key-down 1: key-up [6:3] C[3:0]: Column number of key 2 (valid range: 0000-1001) 0x1111: No key [2:0] Row number of key 2 (valid range: 000-111) #### KPC\_DATA\_BYTE2 ## Keypad data byte 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----|----|----|----|----|----|----| | UP/DOWN | C3 | C2 | C1 | C0 | R2 | R1 | R0 | | R | R | R | R | R | R | R | R | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Address: 3C Type: R Reset: 0xF8 **Description:** Keypad data register. [7] UP/DOWN: 0: key-down 1: key-up [6:3] C[3:0]: Column number of key 3 (valid range: 0000-1001) 0x1111: No key [2:0] R[2:0]: Row number of key 3 (valid range: 000-111) ## KPC\_DATA\_BYTE3 ## Keypad data byte 3 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | SF7 | SF6 | SF5 | SF4 | SF3 | SF2 | SF1 | SF0 | | R | R | R | R | R | R | R | R | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Address: 3D Type: R Reset: 0xFF **Description:** Keypad data register. [7:0] SF[7:0]: 0: key-down 1: key-up ## KPC\_DATA\_BYTE4 ## Keypad data byte 4 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|--------|-----|---|---------------------|---|---|---|--| | | RESER! | VED | | Dedicated Key 0 – 3 | | | | | | R | R | R | R | R | R | R | R | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Address: 3E Type: R Reset: 0x0F **Description:** Keypad data register. [7:4] RESERVED [3:0] Dedicated key [3:0]: 0: Key down 1: Key up ## 11.4 Keypad combination key registers The 3 keypad controller mask registers contains the key combination to be used to wake up the KPC and send an interrupt to the host system. #### KPC\_COMB\_KEY\_n #### Keypad combination [n = 0-2] | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|----|----| | C4 | C3 | C2 | C1 | C0 | R2 | R1 | R0 | | RW | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Address: 38, 39 Type: R/W Reset: 0xF8 **Description:** Keypad combination key mask registers. [7:3] C[4:0]: Column number of key n (valid range: 00000 - 01001) [2:0] R[2:0]: Row number of key n (valid range: 000 – 111) Valid key press value must be entered. The valid range for STMPE1801 is 00 to 4F. Any other value outside this range is not accepted and a none value of F8 is returned. ### 11.5 Using the keypad controller It is not necessary to explicitly enable the internal pull-up, pull-down and direction by configuring the GPIO control registers. Once a GPIO is enabled for the keypad function, its internal pull-up, pull-down and direction is controlled automatically. The scanning of row inputs should then be enabled for those GPIO ports that are configured as keypad inputs by writing '1's to the corresponding bits in the KPC\_ROW register. If any of the first four row inputs is to be used as dedicated key input, the corresponding bits in the KPC\_CTRL\_MID register should be set to '1'. The bits in the KPC\_COL\_HIGH and KPC\_COL\_LOW registers should also be set correctly to enable the column output scanning for the corresponding GPIO ports programmed as keypad outputs. The scan count and de-bounce count should also be programmed into the keypad control registers before enabling the keypad controller operation. To enable the keypad controller operation, the SCAN bit in the KPC\_CTRL\_LOW register must be set to '1'. The keypad controller operation can be disabled by setting the SCAN bit back to '0'. The KPC interrupt can be cleared upon status bit read, even if there is unread key-press in the KPC Data register. It is the host responsibility to read the KPC Data register to access all key-press data. #### 11.5.1 Ghost key handling The ghost key is inherent in keypad matrix that is not equipped with a diode at each of the keys. While it is not possible to avoid ghost key occurrence, the STMPE1801 allows the detection of possible ghost keys by the capability of detecting 3 simultaneous key-presses in the key matrix. The ghost key is only possible if 3 keys are pressed and held down together in a keypad matrix. If 3 keys are reported by the STMPE1801 keypad controller, it indicates a potential ghost key situation. The system may check for the possibility of a ghost key by analyzing the coordinates of the 3 keys. If the 3 keys form 3 corners of a rectangle, it could be a ghost key situation. A ghost key may also occur in the "special function keys". The keypad controller does not attempt to avoid the occurrence of ghost keys. However, the system should be aware that if more than one special function key is reported, then there is a possibility of ghost keys. #### 11.5.2 Key detection priority A dedicated key is always detected, if this is enabled. When a special function key is detected, the matrix key scanning on the same input line is disabled. Up to 3 matrix keys can be detected. Matrix keys that fall on activated special function keys are not counted. As a result of these priority rules, a matrix key is ignored by the keypad controller when the special function key on the same input line is detected, even if the matrix key is being pressed down before the special function key. Hence, when a matrix is reported "key-down" and it is being held down while the corresponding special function is being pressed, a "no key" status is reported for the matrix key when the special function key is reported "key-down". If the matrix key is released while the special function key is still being held down, no "key-up" will be reported for the matrix key. On the other hand, if the matrix key is released after the special function key is reported "key-up", then a new "key-down" is reported for the matrix key, followed by "key-up". ### 11.5.3 Keypad wakeup from Hibernate mode The keypad controller is functional in Hibernate mode as long as it is enabled before entering the Hibernate mode. It will then wake the system up into operational mode if a valid key press is detected. An asynchronous detection of the keypad column input activity is turned on during the Hibernate mode. If any key activity is detected, the system wakes up into operational mode for the de-bouncing of the key press to take place. If a valid key is detected, the system stays in operational mode; otherwise, the device goes back into Hibernate mode. #### 11.5.4 Keypad controller combination key interrupt The keypad controller (KPC) can be programmed to exit from Hibernate mode if a unique combination keys is detected. These combination keys of up to 3 keys are specified in the KPC combination set 0-2 registers. There are 2 combination key operation modes. The modes can be set in the COMB\_KEY\_MODE in the KPC\_CTRL\_HIGH register. In 'OR' mode, the device exits from Hibernate mode on ANY of the 3 keys specified in the KPC combination set 0-2 registers. In 'AND' mode, the device exits from Hibernate mode ONLY if ALL of the 3 keys are pressed. The sequence of the key pressed in not relevant as long as the 1-3 keys specified in the KPC\_COMB\_KEY registers are detected, the KPC will exit from Hibernate mode and interrupt the host. All the "active" keys must be pressed and held together, for the combi-key interrupt to be generated. If any other keys (beside those specified in the KPC\_COMB\_KEY\_N registers) are pressed, it would be considered an invalid combination and no interrupt will be generated. STMPE1801 Miscellaneous features ## 12 Miscellaneous features #### 12.1 Reset The STMPE1801 is equipped with an internal POR circuit that holds the device in reset state, until the clock is steady and $V_{CC}$ input is valid. The POR circuit is integrated with a filter with minimum 180 ns at 1.8 V $V_{CC}$ . The host system may choose to reset the STMPE1801 by asserting the RSTB pin. The reset pin is also integrated with a filter of minimum 200 $\mu$ s duration and maximum 500 $\mu$ s duration. ## 13 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 10. Package outline for Flip-chip CSP 25 (2.03 x 2.03 mm) - 0.4 mm pitch TOP VIEW Øb Al see note BOTTOM VIEW Table 15. Package mechanical data for Flip-chip CSP 25 (2.03 x 2.03 mm) 0.4 mm pitch | Course had | Millimeters | | | | | |------------|-------------|-------|-------|--|--| | Symbol | Min | Тур | Мах | | | | Α | 0.55 | 0.605 | 0.660 | | | | A1 | 0.17 | 0.205 | 0.24 | | | | A2 | 0.38 | 0.4 | 0.42 | | | | b | 0.215 | 0.255 | 0.295 | | | | D | 1.97 | 2 | 2.03 | | | | D1 | - | 1.6 | - | | | | E | 1.97 | 2 | 2.03 | | | | E1 | - | 1.6 | - | | | | е | 0.36 | 0.4 | 0.44 | | | | f | 0.190 | 0.200 | 0.210 | | | | ccc | - | 0.05 | 0.05 | | | Figure 11. Footprint recommendation Figure 12. Device marking Figure 13. Carrier tape information 1. Pin A1 is at top left corner based on above tape orientation. Table 16. Carrier tape specifications | Complete | Millimeters | | | | | |----------|-------------|-------|-------|--|--| | Symbol | Min | Тур | Max | | | | A0 | 2.06 | 2.11 | 2.16 | | | | В0 | 2.06 | 2.11 | 2.16 | | | | K0 | 0.64 | 0.69 | 0.74 | | | | F | 3.45 | 3.50 | 3.55 | | | | W | 7.90 | 8.00 | 8.30 | | | | P2 | 1.95 | 2.00 | 2.05 | | | | P0 | 3.90 | 4.00 | 4.10 | | | | 10P0 | 39.80 | 40.00 | 40.20 | | | | D0 | 1.50 | 1.55 | 1.60 | | | | Т | 0.185 | 0.200 | 0.215 | | | | Р | 3.90 | 4.00 | 4.10 | | | Table 17. Tape width (millimeters) | Tape width | Α | N | W1 | W2 | W3 | | |------------|-----|-----|-----|------|-----|------| | | max | min | max | max | min | max | | 8 | 180 | 60 | 8,4 | 14.4 | 7.9 | 10.9 | Figure 14. Reel drawing (front) Figure 15. Reel drawing (back) STMPE1801 Revision history # 14 Revision history Table 18. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------| | 15-Nov-2010 | 1 | Initial release. | | 13-Dec-2010 | 2 | Updated: Figure 12 and added footnote related to Figure 13. | | 09-Mar-2011 | 3 | Updated: Pin A1 function in Table 2 and Section 12.1. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 60/60 Doc ID 17884 Rev 3