# THREE AND FOUR CELL LITHIUM-ION OR LITHIUM-POLYMER BATTERY PROTECTION AFE #### **FEATURES** - 2-, 3-, or 4-Cell Series Protection Control - Can Directly Interface With the bq2084 Gas Gauges - Provides Individual Cell Voltages and Battery Voltage to Battery Management Host - Integrated Cell Balancing Drive - I<sup>2</sup>C Compatible User Interface Allows Access to Battery Information - Programmable Threshold and Delay for Over Load and Short Circuit During Charge and Discharge - System Alert Interrupt Output - Host Control Can Initiate Sleep Power Mode and Ship Mode - Integrated 3.3-V, 25-mA LDO - Supply Voltage Range From 4.5 V to 25 V - Low Supply Current of 60-μA Typical #### APPLICATIONS - Notebook PCs - Medical and Test Equipment - Portable Instrumentation #### DESCRIPTION The bq29312 is a 2-, 3-, or 4-cell lithium-ion battery pack protection analog front end (AFE) IC that incorporates a 3.3-V, 25-mA low-dropout regulator (LDO). The bq29312 also integrates an I<sup>2</sup>C compatible interface to extract battery parameters such as cell voltages and control output status. Other parameters such as current protection thresholds and delays can be programmed into the bq29312 to increase the flexibility of the battery management system. The bq29312 provides safety protection for overcharge, overload, short-circuit, overvoltage, and undervoltage conditions in conjunction with the battery management host. In overload and short-circuit conditions, the bq29312 turns the FET drive off autonomously dependant on the internal configuration setting. #### SYSTEM PARTITIONING DIAGRAM Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **DESCRIPTION (Continued)** The communications interface allows the host to observe and control the current status of the bq29312. It enables cell balancing, enters different power modes, sets overload levels, sets the overload blanking delay time, sets short-circuit threshold levels for charge and discharge, and sets the short-circuit blanking delay time. Cell balancing of each cell is performed via a cell bypass path, which is enabled via the internal control register accessible via the $I^2C$ compatible interface. The maximum bypass current is set via an external series resistor and internal FET on resistance (typical 400 $\Omega$ ). #### ORDERING INFORMATION | т | PACKAGED <sup>(1)</sup> | |---------------|-------------------------| | ¹A | TSSOP (PW) | | -25°C to 85°C | bq29312PW<br>bq29312PWR | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. #### **PACKAGE DISSIPATION RATINGS** | PACKAGE | POWER RATING | DERATING FACTOR | POWER RATING | | | |---------|-----------------------|-----------------------------|-----------------------|-----------------------|--| | PACKAGE | T <sub>A</sub> ≤ 25°C | ABOVE T <sub>A</sub> ≤ 25°C | $T_A \le 70^{\circ}C$ | T <sub>A</sub> = 85°C | | | PW | 874 mW | 6.99 W/°C | 559 mW | 454 mW | | #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted (1)(2) | | | | bq29312 | | |------------------|--------------------------------|------------------------------------------------|------------------------|--| | V <sub>SS</sub> | Supply voltage range | PACK, BAT | –0.3 V to 34 V | | | | | VC1, VC2, VC3, VC4 | –0.3 V to 34 V | | | V <sub>I</sub> | | SR1, SR2 | -1.0 V to 1.0 V | | | | | VC5 | -1.0 V to 4.0 V | | | | Input voltage range | VC1 to VC2, VC2 to VC3, VC3 to VC4, VC4 to VC5 | –0.3 to 8.5 V | | | | | WDI, SLEEP, SCLK, SDATA | -0.3 to 8.5 V | | | | | ZVCHG | –0.3 V to 34 V | | | | | DSG, CHG | -0.3 V to BAT | | | \/ | Output voltage range | OD | –0.3 V to 34 V | | | Vo | Output voltage range | PMS | -0.3 V to PACK - 0.2 V | | | | | TOUT, SCLK, SDATA, CELL, XALERT | -0.3 to 7 V | | | | Current for cell balancing | Current for cell balancing | | | | | Continuous total power dissipa | Continuous total power dissipation | | | | T <sub>stg</sub> | Storage temperature range | | −65°C to 150°C | | | _ | Lead temperature (soldering, 1 | 0 sec) | 300°C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltages are with respect to ground of this device except VCn - VC(n + 1), where n = 1, 2, 3, 4 cell voltage. ### **RECOMMENDED OPERATING CONDITIONS** | | | | MIN NO | MAX | UNIT | |-------------------------|---------------------------------------------|---------------------------------|-------------------------|-------------------|------| | | Supply Voltage (BAT or PACK) | | 4.5(1) | 25 | V | | V <sub>I(STARTUP)</sub> | Start-up voltage (PACK) | | 5.0 | | V | | | | VC1, VC2, VC3, VC4 | 0 | BAT | | | | | SR1, SR2 | -0.5 | 0.5 | | | V | lonut voltogo rongo | VC5 | -0.5 | 3.0 | V | | V <sub>I</sub> | Input voltage range | VCn – VC(n+1), (n = 1, 2, 3, 4) | 0 | 5.0 | V | | | | PMS | 0 | PACK | | | | | SLEEP | 0 | REG | | | V <sub>IH</sub> | | | 0.8×REG | REG | V | | V <sub>IL</sub> | Logic level input voltage | SCLK, SDATA, WDI | 0 | 0.2 ×<br>REG | | | V <sub>IH</sub> | DMC legis level | DMC | V <sub>PACK</sub> - 0.2 | V <sub>PACK</sub> | V | | V <sub>IL</sub> | PMS logic level | PMS | 0 | 0.2 | | | | PMS pull up/pull down resistance | RPMS | 100 | 1000 | kΩ | | Vo | Output voltage | OD | | 25 | V | | Io | Output current | XALERT, SDATA | | 200 | μΑ | | | | CELL | | ±10 | μA | | I | Input current, External 3.3 V REG capacitor | SLEEP | -0.5 | 1.0 | μA | | | oapaoloi | $C_{(REG)}$ | 4.7 | | μF | | | Extend CELL cutout filter | R <sub>(CELL)</sub> | 10 | 0 | Ω | | | Extend CELL output filter | C <sub>(CELL)</sub> | 10 | 0 | nF | | | lanut fraguana | OD | | 1 | mA | | I <sub>OL</sub> | Input frequency | WDI | 32.76 | 8 | kHz | | | WDI high time | | 2 | 28 | μs | | T <sub>A</sub> | Operating temperature | | -25 | 85 | °C | $V_{(PACK)}$ supply voltage must rise above start-up voltage on power up to enable the internal regulator which drives REG and TOUT as required. Once $V_{(PACK)}$ is above the start-up voltage, it can fall down to the minimum supply voltage and still meet the specifications of the bq29312. ## **ELECTRICAL CHARACTERISTICS** $T_{A}=25^{\circ}C,~C_{(REG)}=4.7~\mu F,~BAT=14~V$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | |-------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------|-------|-------|------| | SUPPLY CU | RRENT | | | | | | | | I <sub>CC1</sub> | Supply current 1 | No load at REG, TOUT, XALERT, SCLK, and SDATA. ZVCHG = off ,VMEN = on, WDI no clock, Select VC5 = VC4 = 0 V | $T_A = -25^{\circ}\text{C to } 85^{\circ}\text{C}$ | | 60 | 90 | μA | | I <sub>CC2</sub> | Supply current 2<br>(Depends of VM<br>topology selected) | No load at REG, TOUT, XALERT, SCLK, and SDATA.<br>ZVCHG = off, VMEN = off, WDI no clock $ T_{A} = -25^{\circ}C \text{ to } 85^{\circ}C $ | | | 25 | 50 | μA | | I <sub>(SLEEP)</sub> | Sleep current | No load at REG, TOUT, XALERT, SCLK, and SDATA.CHG, DSG and ZVCHG = off, REG = on, VMEN = off, WDI no clock, SLEEP = REG or OPEN $ T_A = -25^{\circ}\text{C to }85^{\circ}\text{C} $ | | | 20 | 40 | μA | | I <sub>(SHIP)</sub> | Ship current | REG, CHG, DSG and ZVCHG = off, REG = off, VMEN = off, WDI no clock, VPACK= 0 V | $T_A = -25^{\circ}C \text{ to } 85^{\circ}C$ | | 0.1 | 1.0 | μA | | 3.3 V LDO | | | | -11 | | | | | | | $8.0 \text{ V} < \text{BAT or PACK} \le 25 \text{ V}, I_{O} \le 25 \text{ mA}$ | | -4% | 3.3 | 2% | ., | | V <sub>(REG)</sub> | Regulator output voltage | $6.5 \text{ V} < \text{BAT or PACK} \le 8 \text{ V}, I_{O} \le 25 \text{ mA}$ | T 0500 / 0500 | -9% | 3.3 | 2% | V | | | | $5.4 \text{ V} \leq \text{BATor PACK} \leq 6.5 \text{ V}, \text{ I}_{\text{O}} \leq 16 \text{ mA}$ | $T_A = -25^{\circ}C \text{ to } 85^{\circ}C$ | -9% | 3.3 | 2% | V | | | | $4.5 \text{ V} \le \text{BAT}$ or PACK $\le 25 \text{ V}$ , $I_O \le 2 \text{ mA}$ | | -2% | 3.3 | 2% | V | | $\Delta V_{(EGTEMP)}$ | Regulator output change with temperature | 5.4 V ≤ BAT ≤ 25 V, I <sub>O</sub> = 2 mA, | $T_A = -25^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}$ | | ±0.2% | | | | $\Delta V_{(REGLINE)}$ | Line regulation | 5.4 V ≤ BAT or PACK ≤ 25 V, I <sub>O</sub> = 2 mA | | | 3 | 10 | mV | | 41/ | l and annulation | BAT = 14 V, 0.2 mA ≤ I <sub>O</sub> ≤ 2 mA | | | 7 | 15 | \/ | | $\Delta V_{(REGLOAD)}$ | Load regulation | BAT = 14 V, 0.2 mA ≤ I <sub>O</sub> ≤ 25 mA | | 40 | 100 | mV | | | | 0 11 1 | BAT = 14 V, REG = 3.0 V | | 25 | | 100 | | | I <sub>MAX</sub> | Current limit | BAT = 14 V, REG = 0 V | 12 | | 50 | mA | | | CELL VOLT | AGE MONITOR | | | | | | | | M | OFIL systems | $V_{(Cn)} - V_{(Cn + 1)} = 0 \text{ V}, 8.0 \text{ V} \leq BAT \text{ or PACK} \leq 25 \text{ V}$ | | | 0.975 | | V | | V <sub>(CELL OUT)</sub> | CELL output | $V_{(Cn)} - V_{(Cn + 1)} = 4.5 \text{ V}, 8.0 \text{ V} \le BAT \text{ or PACK} \le 25 \text{ V}$ | | | 0.3 | | V | | REF | CELL output | Mode <sup>(1)</sup> , 8.0 V ≤ BAT or PACK ≤ 25 V | | | | 1% | V | | PACK | CELL output | Mode <sup>(2)</sup> | -5% | PACK/<br>25 | 5% | V | | | 1/ | OFIL and faster | K = (CELL output (VC5 = 0.0 V, VC4 = 4.5 V)<br>- CELL output (VC5 = VC4 = 0.0 V)/ 4.5 | | | 0.150 | 0.153 | | | K | CELL scale factor | K = (CELL output (VC2 = 13.5 V, VC1 = 18.0 V) - CELL output (VC2 = VC1 = 13.5 V)/ 4.5 | | | 0.150 | 0.153 | | | VICR | CELL output offset error | CELL output (VC2 = 17.0 V, VC1 = 17.0 V) CELL output (VC2 = VC1 = 0.0 V) | | | -1 | | mV | | R <sub>(BAL)</sub> | Cell balance internal resistance | $rds_{(ON)}$ for internal FET switch at $V_{DS} = 2.0 \text{ V}$ | | 200 | 400 | 800 | Ω | <sup>(1)</sup> Register Address =0x04, b2(CAL0) = b3(CAL1) = 1, Register Address = 0x03, b0(VMEN) = 1(2) Register Address = 0x03, b1(PACKOUT) = 1, b0(VMEN) = 1 ## **ELECTRICAL CHARACTERISTICS (Continued)** $T_A = 25^{\circ}C$ , $C_{(REG)} = 4.7 \mu F$ , BAT = 14 V (unless otherwise noted) | | PARAMETER | AMETER TEST CONDITION | | | | MAX | UNIT | | | |-----------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------|-----|----------|------|------|--|--| | OVER LO | AD (OL) AND SHORT CIRCUIT (SC) DETECT | ION | | | | | | | | | V <sub>OL</sub> | OL detection threshold range, typical <sup>(1)</sup> | | | -50 | | -205 | mV | | | | $\Delta V_{OL}$ | OL detection threshold program step | | | | 5 | | mV | | | | V <sub>HYS(OL)</sub> | OL detection threshold hysteresis | | | 7 | 10 | 13 | mV | | | | . / | 00 detection there had no no to miss 1/2) | Charge | | 100 | | 475 | mV | | | | $V_{(SC)}$ | SC detection threshold range, typical (2) | Discharge | | | | -475 | mv | | | | A\/ | SC detection threshold program step | Charge Discharge | | | 25 | | mV | | | | $\Delta V_{(SC)}$ | SC detection threshold program step | | | | -25 | | mv | | | | V <sub>HYS(SC)</sub> | SC detection threshold hysteresis | Charge and Discharge | | 40 | 50 | 60 | m۷ | | | | | | V <sub>OL</sub> = 50 mV (min) | | 40 | 50 | 60 | | | | | V <sub>(OL_acr)</sub> | OL detection threshold accuracy <sup>(1)</sup> | Discharge | V <sub>OL</sub> = 100 mV | 90 | 100 | 110 | m۷ | | | | | | | $V_{OL} = 205 \text{ mV (max)}$ | 184 | 205 | 226 | | | | | | | Charge and Discharge | $V_{SC} = 100 \text{ mV (min)}$ | 80 | 100 | 120 | mV | | | | V <sub>(SC_acr)</sub> | SC detection threshold accuracy <sup>(2)</sup> | | $V_{SC} = 200 \text{ mV}$ | 180 | 200 | 220 | | | | | | | | $V_{SC} = 475 \text{ mV (max)}$ | 426 | 475 | 523 | | | | | FET DRIV | E CIRCUIT | | | | | | | | | | V | Output voltage, charge and discharge FETs | $V_{(FETOND)} = V_{(BAT)} - V_{(DSG)}$<br>VGS connect 1 M $\Omega$ | BAT= 20 V | 12 | 15 | 18 | V | | | | V <sub>(FETON)</sub> | on | $V_{(FETONC)} = V_{(PACK)} - V_{(CHG)}$ VGS connect 1 M $\Omega$ | PACK = 20 V | 12 | 12 15 18 | | V | | | | V <sub>(ZCHG)</sub> | ZVCHG clamp voltage | | PACK= 4.5 V | 3.3 | 3.5 | 3.7 | V | | | | V | Output voltage, charge and discharge FETs | V <sub>(FETOFF)</sub> = V <sub>(PACK)</sub> - V <sub>(DSG)</sub> PACK= 16 V | | | | 0.2 | V | | | | V <sub>(FETOFF)</sub> | off | V <sub>(FETOFF)</sub> = V <sub>(BACK)</sub> = V <sub>(DSG)</sub> | | | | 0.2 | V | | | | t <sub>r</sub> | Rise time | C <sub>L</sub> = 4700 pF | V <sub>DSG</sub> :10%-90% | | 40 | 200 | μs | | | | ŀr | Nise unie | OL = 4700 pi | V <sub>CHG</sub> :10%-90% | | 40 | 200 | μδ | | | | t <sub>f</sub> | Fall time | C <sub>L</sub> = 4700 pF | V <sub>DSG</sub> :90%-10% | | 40 | 200 | μs | | | | Ч | raii tiirie | C <sub>L</sub> = 4700 pr | V <sub>CHG</sub> :90%-10% | | 40 | 200 | μδ | | | | THERMIS | TOR DRIVE | | | | | | | | | | r <sub>DS(on)</sub> | TOUT pass-element series resistance | $I_O$ = -1 mA at TOUT pin, $rds_{(ON)}$ = ( $V_{REG}$ - $V_O$ (TOUT))/1 mA, $T_A$ = -25°C to 85°C | | | 50 | 100 | Ω | | | | LOGIC | | | | | | | | | | | D | Internal nullup registance | XALERT | $T_A = -25^{\circ}C$ to $85^{\circ}C$ | 60 | 100 | 200 | kΩ | | | | R <sub>(PUP)</sub> | Internal pullup resistance | SDATA, SCLK, | $T_A = -25^{\circ}C$ to $85^{\circ}C$ | 6 | 10 | 20 | K72 | | | | | | XALERT, $I_O = 200 \mu A$ , | $T_A = -25^{\circ}C$ to $85^{\circ}C$ | | | 0.2 | | | | | V <sub>OL</sub> | Logic level output voltage | SDATA, I <sub>O</sub> = 50 μA, | $T_A = -25^{\circ}C$ to $85^{\circ}C$ | | | 0.4 | V | | | | | | OD I <sub>O</sub> = 1 mA, | $T_A = -25^{\circ}C$ to $85^{\circ}C$ | | | 0.6 | _ | | | <sup>(1)</sup> See OL register for setting detection threshold(2) See SC register for setting detection threshold ### **AC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $C_{(REG)} = 4.7 \mu F$ , BAT = 14 V (unless otherwise noted) | | PARAMETER | TEST CONDITION | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------|----------------|-----|-----|------|------| | t <sub>(WDTINT)</sub> | WDT start-up detect time | | 250 | 700 | 2000 | ms | | t <sub>(WDWT)</sub> | WDT detect time | | | 100 | | μs | ## AC TIMING SPECIFICATIONS (I<sup>2</sup>C COMPATIBLE SERIAL INTERFACE) | | PARAMETER | MIN | MAX | UNIT | |-----------------------|----------------------------------------------------------------------|-----|------|------| | t <sub>r</sub> | SCLK SDATA rise time | | 1000 | ns | | t <sub>f</sub> | SCLK SDAT fall time | | 300 | ns | | t <sub>w(H)</sub> | SCLK pulse width high | 4.0 | | μs | | t <sub>w(L)</sub> | SCLK pulse width low | 4.7 | | μs | | t <sub>su(STA)</sub> | Setup time for START condition | 4.7 | | μs | | t <sub>h(STA)</sub> | START condition hold time after which first clock pulse is generated | 4.0 | | μs | | t <sub>su(DAT)</sub> | Data setup time | 250 | | ns | | t <sub>h(DAT)</sub> | Data hold time | 0 | | μs | | t <sub>su(STOP)</sub> | Setup time for STOP condition | 4.0 | | μs | | t <sub>su(BUF)</sub> | Time the bus must be free before new transmission can start | 4.7 | | μs | | t <sub>V</sub> | Clock low to data out valid | | 900 | ns | | t <sub>h(CH)</sub> | Data out hold time after clock low | 0 | | ns | | f <sub>SCL</sub> | Clock frequency | 0 | 100 | kHz | ### **PIN ASSIGNMENTS** ## PW PACKAGE (TOP VIEW) ### **Terminal Functions** | TERM | INAL | DESCRIPTION | |--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | BAT | 1 | Diode protected BAT+ terminal and primary power source. | | DSG | 2 | Push-pull output discharge FET gate drive | | VC1 | 3 | Sense voltage input terminal for most positive cell and balance current input for most positive cell. | | VC2 | 4 | Sense voltage input terminal for second most positive cell, balance current input for second most positive cell and return balance current for most positive cell. | | VC3 | 5 | Sense voltage input terminal for third most positive cell, balance current input for third most positive cell and return balance current for second most positive cell. | | VC4 | 6 | Sense voltage input terminal for least positive cell, balance current input for least positive cell and return balance current for third most positive cell. | | VC5 | 7 | Sense voltage input terminal for most negative cell, return balance current for least positive cell. | | SR1 | 8 | Current sense positive terminal when charging relative to SR2 | | SR2 | 9 | Current sense negative terminal when discharging relative to SR2 current sense terminal | | WDI | 10 | Digital input that provides the timing clock for the OC and SC delays and also acts as the watchdog clock. | | CELL | 11 | Output of scaled value of the measured cell voltage. | | GND | 12 | Analog ground pin and negative pack terminal | | SCLK | 13 | Open-drain bidirectional serial interface clock with internal 10 k $\Omega$ pull-up to $V_{(REG)}$ . | | SDATA | 14 | Open-drain bidirectional serial interface data with internal 10 k $\Omega$ pull-up to $V_{(REG)}$ . | | GND | 15 | Connect to GND | | XALERT | 16 | Open-drain output used to indicate status register changes. With internal 100 kΩ pull-up to V <sub>(REG)</sub> | | TOUT | 17 | Provides thermistor bias current | | REG | 18 | Integrated 3.3-V regulator output | | SLEEP | 19 | This pin is pulled up to V <sub>(REG)</sub> internally, open or H level makes Sleep mode | | CHG | 20 | Push-pull output charge FET gate drive | | ZVCHG | 21 | The ZVCHG FET drive is connected here | | PACK | 22 | PACK positive terminal and alternative power source | | PMS | 23 | 0-V charge configuration select pin, CHG terminal ON/OFF is determined by this pin. | | OD | 24 | NCH FET open drain output | ## **FUNCTIONAL BLOCK DIAGRAM** #### STATE DIAGRAM SHIP MODE SET BY STATE CTL REGISTER b1 = 1 AND NO SUPPLY POWER TO PACK Interrupt Request When Enrering These States <sup>\*1:</sup> Interrupt Request is Granted When Only External Sleep Pin Changes <sup>\*2:</sup> When PMS connect to Pack, Default State of CHG FET is ON. #### **FUNCTIONAL DESCRIPTION** #### Low-Dropout Regulator (REG) The inputs for this regulator can be derived from the battery cell stack (BAT) or the pack positive terminal (PACK). The output is typically 3.3 V with the minimum output capacitance for stable operation is 4.7 µF and is also internally current limited. During normal operation, the regulator limits output current to typically 50 mA. #### Initialization The bq29312 internal control circuit is powered by the REG voltage, which it also monitors. When the voltage at REG falls below 2.3 V, the internal circuit turns off the FETs and disables all controllable functions, including the REG and TOUT outputs. REG does not start up unless a voltage above V<sub>(STARTUP)</sub> is supplied to the PACK terminal. After the regulator has started, based on PACK voltage, it keeps operating through the BAT input, even if the PACK voltage is removed. If the BAT input is below the minimum operating range, then the bq29312 does not operate if the supply to the PACK input is removed. After start up, when the REG voltage is above 2.4 V, the bq29312 is in Normal mode. The initial state of the CHG output depends on the PMS input. If PMS = PACK then CHG = ON however, if PMS = GND then CHG = OFF. #### **Overload Detection** The overload detection is used to detect abnormal currents in the discharge direction. This feature is used to protect the pass FETs, cells and any other inline components from excessive current conditions. The detection circuit also incorporates a blanking delay before driving the control for the pass FETs to the OFF state. The overload sense voltage is set in the OLV register, and delay time is set in the OLT register. The overload threshold can be programmed from 50 mV to 205 mV in 5-mV steps with the default being 50 mV and hysteresis of 10 mV. #### **Short-Circuit Detection** The short current circuit detection is used to detect abnormal current in either the charge or discharge direction. This safety feature is used to protect the pass FETs, cells, and any other inline components from excessive current conditions. The detection circuit also incorporates a blanking delay before driving the control for the pass FETs to the OFF state. The short- circuit thresholds and delay time are set in the SCC and SCD registers respectively where SCC is for charging and SCD is for discharge. The short-circuit threshold can be programmed from 100 mV to 475 mV in 25-mV steps with the default being 100 mV and hysteresis of 50 mV. #### **Overload and Short-Circuit Delay** The overload delay (default =1 ms) allows the system to momentarily accept a high current condition without disconnecting the supply to the load. The delay time can be increased via the OLT register, which can be programmed for a range of 1 ms to 31 ms with steps of 2 ms. The short-circuit delay (default = $0 \mu s$ ) is programmable in the SCC and SCD registers. This register can be programmed from $0 \mu s$ to $915 \mu s$ with steps of $61 \mu s$ . #### **Overload and Short-Circuit Response** When an overload or short-circuit fault is detected, the FETs are turned off. The STATUS (b0...b2) register reports the details of short-circuit (charge), short-circuit (discharge), and overload. The respective STATUS (b0...b2) bits are set to 1 and the XALERT output is triggered. This condition is latched until the CONTROL (b0) is set and then reset. If a FET is turned on via resetting CONTROL (b0) and the error condition is still present on the system, then the device reenters the protection response state. ## Cell Voltage The cell voltage is translated to allow a system host to measure individual series elements of the battery. The series element voltage is translated to a GND-based voltage equal to $0.15 \pm 0.002$ of the series element voltage. This provides a range from 0 V to 4.5 V. The translation output is inversely proportional to the input using the following equation. Where, $$V_{(CELL\ OUT)} = -K \times V_{(CELL\ IN)} + 0.975$$ (V) Programming CELL\_SEL (b1, b0) selects the individual series element. The CELL\_SEL (b3, b2) selects the voltage monitor mode, cell monitor, offset etc. #### Calibration of Cell Voltage Monitor Amplifier Gain The cell voltage monitor amplifier has an offset and to increase accuracy this can be calibrated. There are a couple of method by calibration circumstance. The following procedure shows how to measure and calculate the offset and gain as one of example. #### • Step 1 - Set CAL1=1, CAL0=1, CELL1=0, CELL0=0, VMEN=1 - $-V_{RFF}$ is trimmed to 0.975 V within ±1%, measuring $V_{RFF}$ eliminates its error. - Measure internal reference voltage V<sub>REF</sub> from VCELL directly. - VREF=measured reference voltage #### Step 2 - Set CAL1=0, CAL0=0, CELL1=0, CELL0=0, VMEN=1 - The output voltage includes the offset and represented by: $$V_{O(4-5)} = V_{REF} + (1 + K) \times V_{OS} (V)$$ Where K = CELL Scaling Factor V<sub>OS</sub> = Offset voltage at input of the internal operational-amplifier #### Step 3 - Set CAL1=1, CAL0=0, CELL1=0, CELL0=0, VMEN=1 - Measuring scaled REF voltage through VCELL amp. - The output voltage includes the scale factor error and offset and is represented by: $$V_{(OUTR)} = V_{REF} + (1 + K) \times V_{OS} - K \times V_{REF} (V)$$ #### Step 4 - Calculate (V<sub>O(4-5)</sub> V<sub>(OUTR</sub>)/V<sub>REF</sub> - The result is the actual scaling factor, K<sub>(ACT)</sub> and is represented by: $$K_{(ACT)} = (V_{O(4-5)} - V_{(OUTR)})/V_{REF} = (V_{REF} + (1 + K) \times V_{OS}) - (V_{REF} + (1 + K) \times V_{OS} - K \times V_{REF})/V_{REF} = K \times V_{REF}/V_{REF} = K$$ ## • Step 5 - Calculate the actual offset value where: $$V_{OS(ACT)} = (V_{O(4-5)} - V_{REF})/(1 + K_{(ACT)})$$ ## Step 6 - Calibrated cell voltage is calculated by: $$VCn - VC(n+1) = \{V_{REF} + (1 + K_{(ACT)}) \times V_{OS(ACT)} - V_{(CELLOUT)}\} / K_{(ACT)} - \{V_{O(4-5)} V_{(CEL$$ For improved measurement accuracy, V<sub>OS(ACT)</sub> for each cell voltage should be measured. - Set CAL1=0, CAL0=0, CELL1=0, CELL0=1, VMEN=1 - Set CAL1=0, CAL0=0, CELL1=1, CELL0=0, VMEN=1 - Set CAL1=0, CAL0=0, CELL1=1, CELL0=1, VMEN=1 Measuring $V_{O(3-4)}$ , $V_{O(2-3)}$ , $V_{O(1-2)}$ - $VC4 VC5 = \{V_{O(4-5)} V(_{CELLOUT)}\}/K_{(ACT)}$ - $VC3 VC4 = \{V_{O(3-4)} V_{(CELLOUT)}\}/ K_{(ACT)}$ - $VC2 VC3 = \{V_{O(2-3)} V_{(CELLOUT)}\}/ K_{(ACT)}$ - $VC1 VC2 = \{V_{O(1-2)} V_{(CELLOUT)}\}/ K_{(ACT)}$ #### **Cell Balance Control** The cell balance control allows a small bypass path to be controlled for any one series element. The purpose of this bypass path is to reduce the current into any one cell during charging to bring the series elements to the same voltage. Series resistors placed between the input pins and the positive series element nodes control the bypass current value. Individual series element selection is made using bits 4 through 7 of the CELL\_SEL register. #### **Thermistor Drive Circuit (TOUT)** The TOUT pin can be enabled to drive a thermistor from REG. The typical thermistor resistance is 10 k $\Omega$ at 25°C. The default-state is OFF to conserve power. The maximum output impedance is 100 $\Omega$ . TOUT is enabled in FUNCTION CTL Register (bit 5). #### **Open Drain Drive Circuit (OD)** The open drain output has 1-mA current source drive with a maximum output voltage of 25 V. The OD output is enabled or disabled by OUTPUT CTL Register (bit 4) and has a default state of OFF. ### **XALERT (XALERT)** XALERT is driven low when an OL or SC current fault is detected, if the SLEEP pin changes state or a watchdog fault occurs. To clear XALERT, toggle (from 0, set to 1 then reset to 0) OUTPUT CTL (bit 0), then read the STATUS register. ## Latch Clear (LTCLR) When a current limit fault or watch dog timer fault occurs, the state is latched. To clear these faults, toggle (from 0, set 1 then reset to 0) LTCLR in the OUTPUT CTL register (bit 0). Figure 1 is the LTCLR and XALERT clear example after sensing short-circuit. Figure 1. LTCLR and XALERT Clear Example After Sensing Short LTCLR and XALER Clear Example ## 2-, 3-, or 4-Cell Configuration In a 3-cell configuration, VC1 is shorted to VC2. In a 2-cell configuration, VC1 and VC2 are shorted to VC3. ## Watchdog Input (WDI) The WDI input is required as a time base for delay timing when determining overload and short-circuit delay periods and is used as part of the system watchdog. Initially the watchdog monitors the hosts oscillator start up, if there is no response from the host within 700 ms of the bq29312 reaching its minimum operating voltage, then the bq29312 turns both CHG, DSG and ZVCHG FETs OFF. Once the watchdog has been started during this wake up period, it monitors the host for an oscillation stop condition, which is defined as a period of 100 µs (typ) where no clock input is received. If an oscillator stop condition is identified, then the watchdog turns the CHG, DSG and ZVCHG FETs OFF. When the host clock oscillation is started, WDF is released, but the flag is latched until LTCLR is toggled. Figure 2. Watchdog Timing Chart—WDI Fault at Startup Figure 3. Watchdog Timing Chart—WDI Fault After Startup #### **DSG and CHG FET Driver Control** The bq29312 drives the DSG, CHG, and ZVCHG FET off if an OL or SC safety threshold is breached depending on the current direction. The host can force any FET on or off only if the bq29312 integrated protection control allows. The DSG and CHG FET drive gate-to-drain voltage is clamped to 15 V (typ). The default-state of the CHG and DSG FET drive is off, when PMS = GND. A host can control the FET drive by programming OUTPUT CTL (b3...b1) where b1 is used to control the discharge FET, b2 is used to control the charge FET and b3 is used to control the ZVCHG FET. These controls are only valid when not in the initialized state. The CHG drive FET can be powered by PACK and the DSG FET can be powered by BAT. ## Precharge and 0 V Charging—Theory of Operation The bq29312 supports both a charger that has a precharge mode and one that does not. The bq29312 also supports charging even when the battery falls to 0 V. Detail is described in the application section. #### **SLEEP Control Input (SLEEP)** The SLEEP input is pulled-up internally to REG. When SLEEP is pulled to REG, the bq29312 enters the SLEEP mode. The SLEEP mode disables all the FET outputs and the OL, SC and watchdog faults are also disabled. The RAM configuration is still valid on exit of the SLEEP mode. The host can force the bq29312 into SLEEP mode via register control also. **SLEEP** ITEM **EXIT SLEEP FUNCTION** I<sup>2</sup>C READ/WRITE I<sup>2</sup>C Read/Write Active **REG Output** Active External pin control: CHG, DSG, ZVCHG, TOUT, OD OC and SC protection: Write is available, Last pre-sleep entry configuration is valid.(If change SCD, SCC and OCD configuration, latest write data is valid.) but read is disabled **CELL Translation** Disabled PACKOUT, VMEN Cell Balancing: CB[3:0] Watchdog: WDDIS **Table 1. SLEEP Control Input** #### **Power Modes** The bq29312 has three power modes, Normal, Sleep, and Ship. The following table outlines the operational functions during these power modes. | Table 2. Power Modes | <b>Table</b> | 2. | <b>Power</b> | Modes | |----------------------|--------------|----|--------------|-------| |----------------------|--------------|----|--------------|-------| | POWER<br>MODE | TO ENTER POWER MODE | TO EXIT POWER MODE | MODE DESCRIPTION | |---------------|-----------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Normal | SLEEP = GND and<br>STATE CTL( b0) = 0 and<br>STATE CTL( b1) = 0 | | The battery is in normal operation with protection, power management and battery monitoring functions available and operating. | | | | | The supply current of this mode varies as the host can enable and disable various power management features. | | Sleep | {SLEEP = REG (floating) or | SLEEP = GND and | All functions stop except LDO and I <sup>2</sup> C interface. | | | STATE CTL( b0) = 1 } and<br>STATE CTL( b1) = 0 | STATE CTL( b0) = 0 | On entry to this mode, all registers are masked off keeping their state. | | | | | The host controller can change the RAM registers via the I <sup>2</sup> C interface, but reading data is disabled until exit of Sleep mode. | | Ship | STATE CTL( b1) = 1<br>And supply at the PACK pin is<br>removed | Supply voltage to PACK | The bq29312 is completely shut down as in the sleep mode. In addition the REG output is disabled, I <sup>2</sup> C interface is powered down and memory is not valid. | #### **Communications** The I<sup>2</sup>C compatible serial communications provides read and write access to the bq29312 data area. The data is clocked via separate data (SDATA) and clock (SCLK) pins. The bq29312 acts as a slave device and does not generate clock pulses. Communication to the bq29312 is provided from GPIO pins or an I<sup>2</sup>C supporting port of a host system controller. The slave address for the bq29312 is 7 bits and the value is 0100 000 (0x20). | | (MSB) | I <sup>2</sup> C ADDRESS +R/W BIT | | | | | | (LSB) | |----------------------|-------|-----------------------------------|--------------------|----------|-------|---|-------|-------| | | (MSB) | | I <sup>2</sup> C A | DDRESS ( | 0x20) | | (LSB) | | | Write <sup>(1)</sup> | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Read | 0 | | U | U | U | 0 | 0 | 1 | (1) Bit 0: 0 = write, 1= read The bq29312 does *not* have the following functions compatible with the I<sup>2</sup>C specification. - The bg29312 is always regarded as a slave. - The bg29312 does not return a NACK for an invalid register address. - The bq29312 does not support the general code of the I<sup>2</sup>C specification, and therefore does not return an ACK. - The bq29312 does not support the address auto increment, which allows continuous reading and writing. - The bg29312 allows data to written or read from the same location without resending the location address. Note: Slave = bq29312 Figure 4. I<sup>2</sup>C-Bus Write to bg29312 Figure 5. I<sup>2</sup>C-Bus Read from bq29312: Protocol A Note: Slave = bq29312 Figure 6. I<sup>2</sup>C-Bus Read from bq29312: Protocol B ## **Register Map** The bq29312 has 9 addressable registers. These registers provide status, control, and configuration information for the battery protection system. **Table 3. Addressable Registers** | NAME | ADDR | TYPE | DESCRIPTION | |--------------|------|------|---------------------------------------------------------------------------------------------| | STATUS | 0x00 | R | Status register | | OUTPUT CTL | 0x01 | R/W | Output pin control from system host | | STATE CTL | 0x02 | R/W | State control | | FUNCTION CTL | 0x03 | R/W | Function control | | CELL _SEL | 0x04 | R/W | Battery cell select for cell translation and balance bypass and select mode for calibration | | OLV | 0x05 | R/W | Overload threshold voltage | | OLT | 0x06 | R/W | Overload delay time | | SCC | 0x07 | R/W | Short-circuit current threshold voltage and delay for charge | | SCD | 80x0 | R/W | Short-circuit current threshold voltage and delay for discharge | ## STATUS: Status register | | STATUS REGISTER (0x00) | | | | | | | | | | |-----------------|----------------------------------------|--|--|--|--|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | 0 | 0 0 ZVCLMP SLEEPDET WDF OL SCCHG SCDSG | | | | | | | | | | The STATUS register provides information about the current state of the bq29312. Reading the STATUS register clears the XALERT pin. STATUS b0 (SCDSG): This bit indicates a short-circuit in the discharge direction. - 0 = Current below the short-circuit threshold in the discharge direction (default). - 1 = Current greater than or equal to the short-circuit threshold in the discharge direction. STATUS b1 (SCCHG): This bit indicates a short-circuit in the charge direction. - 0 = Current below the short-circuit threshold in the charge direction (default). - 1 = Current greater than or equal to the short-circuit threshold in the charge direction. STATUS b2 (OL): This bit indicates an overload condition. - 0 = Current less than or equal to the overload threshold (default). - 1 = Current greater than overload threshold. STATUS b3 (WDF): This bit indicates a watchdog fault condition has occurred. - 0 = 32 kHz oscillation is normal (default). - 1 = 32 kHz oscillation stopped or not started and the watchdog has timed out. STATUS b4 (SLEEPDET): This bit indicates the bg29312 is SLEEP mode. - 0 = bq29312 is not SLEEP mode (default). - 1 = bq29312 is SLEEP mode. STATUS b5 (ZVCLMP): This bit indicates ZVCHG output is clamped. - 0 = ZVCHG pin is not clamped (default). - 1 = ZVCHG pin is clamped. ### **OUTPUT CTL: Output Control Register** | | OUTPUT CTL REGISTER (0x01) | | | | | | | | | |---|----------------------------|---|----|--------|-----|-----|-------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 | 0 | 0 | OD | XZVCHG | CHG | DSG | LTCLR | | | The OUTPUT CTL register controls the outputs of the bq29312 and can be used to clear certain states. OUTPUT CTL b0 (LTCLR): When a current limit fault or watchdog timer fault is latched, this bit releases the fault latch when toggled from 0 to 1 and back to 0 (default =0). 0 = (default) 0->1 ->0 clears the fault latches OUTPUT CTL b1 (DSG): This bit controls the external discharge FET. 0 = discharge FET is off and is controlled by the system host (default). 1 = discharge FET is on and the bq29312 is in normal operating mode. OUTPUT CTL b2 (CHG): This bit controls the external charge FET. #### PMS=GND 0 = charge FET is off and is controlled by the system host (default). 1 = charge FET is on and the bq29312 is in normal operating mode. #### PMS=PACK 0 = charge FET is off and is controlled by the system host. 1 = charge FET is on and the bq29312 is in normal operating mode (default). OUTPUT CTL b3 (XZVCHG): This bit controls the external ZVCHG FET. 0 = ZVCHG FET is on and is controlled by the system host (default). 1 = ZVCHG FET is off and the bq29312 is in normal operating mode. OUTPUT CTL b4 (OD): This bit enables or disables the OD output. 0 = OD is high impedance (default). 1 = OD output is active (GND). #### STATE CTL: State Control Register | STATE CTL REGISTER (0x02) | | | | | | | | | | |---------------------------|---|---|---|---|-------|------|-------|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | WDDIS | SHIP | SLEEP | | | The STATE CTL register controls the state of the bq29312. STATE CTL b0 (SLEEP): This bit is used to enter the sleep power mode. 0 = bq29312 exits sleep mode (default). 1 = bq29312 enters the sleep mode. STATE CTL b1 (SHIP): This bit is used to enter the ship power mode when pack supply voltage is not applied. 0 = bq29312 in normal mode (default). 1 = bq29312 enters ship mode when pack voltage is removed. STATE CTL b2 (WDDIS): This bit is used to enable or disable the watchdog timer function. 0 = enable clock monitoring (default). 1 = disable clock monitoring. NOTE: Use caution when setting the WDDIS. For example, when the 32-kHz input fails, the overload and short-circuit delay timers no longer function because they use the same WDI input. If the WDI input clock stops, these current protections do not function. WDF should be enabled at any time for maximum safety. If the watchdog function is disabled, the CHG and DSG FETs should be turned off. ## **FUNCTION CTL: Function Control Register** | | FUNCTION CTL REGISTER (0x03) | | | | | | | | | |-----------------|------------------------------|------|------|------|-----|---------|------|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | 0 | 0 | TOUT | XSCD | SSCC | XOL | PACKOUT | VMEN | | | The FUNCTION CTL register enables and disables functons of the bq29312. FUNCTION CTL b0 (VMEN): This bit enables or disables the cell and battery voltage monitoring function. - 0 = disable voltage monitoring (default). CELL output is pulled down to GND level. - 1 = enable voltage monitoring. FUNCTION CTL b1 (PACKOUT): This bit is used to translate the PACK input to the CELL pin when VMEN=1 The pack voltage is divided by 25 and is presented on CELL regardless of the CELL\_SEL register settings. - 0 = disable PACK OUT (default). - 1 = enable PACK OUT. FUNCTION CTL b2 (XOL): This bit enables or disables the over current sense function. - 0 = enable over load sense (default). - 1 = disable over load sense. FUNCTION CTL b3 (XSCC): This bit enables or disables the short current sense function of charging. - 0 = enable short-circuit current sense in charge direction (default). - 1 = disable short-circuit current sense in charge direction. FUNCTION CTL b4 (XSCD): This bit enables or disables the short current sense function of discharge. - 0 = enable short-circuit current sense in discharge direction (default). - 1 = disable short-circuit current sense in discharge direction. FUNCTION CTL b5 (TOUT): This bit controls the power to the thermistor. - 0 = thermistor power is off (default). - 1 = thermistor power is on. ### **CELL SEL: Cell Select Register** | | CELL_SEL REGISTER (0x04) | | | | | | | | | | |-----|--------------------------|-----|-----|------|------|-------|-------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | CB3 | CB2 | CB1 | CB0 | CAL1 | CAL0 | CELL1 | CELL0 | | | | This register determines cell selection for voltage measurement and translation, cell balancing and the operational mode of the cell voltage monitoring. CELL\_SEL b0-b1 (CELL0-CELL1): These two bits select the series cell for voltage measurement translation. | CELL1 | CELL0 | SELECTED CELL | | | | | |-------|-------|------------------------------------------|--|--|--|--| | 0 | 0 | VC4-VC5, Bottom series element (Default) | | | | | | 0 | 1 | C4-VC3, Second lowest series element | | | | | | 1 | 0 | VC3-VC2, Second highest series element | | | | | | 1 | 1 | VC1-VC2, Top series element | | | | | CELL\_SEL b2-b3 (CAL1, CAL0): These bits determine the mode of the voltage monitor block. | CAL1 | CAL0 | SELECTED MODE | |------|------|-----------------------------------------------------------------------------------------------------| | 0 | 0 | Cell translation for selected cell (default) | | 0 | 1 | Offset measurement for selected cell | | 1 | 0 | Monitor the V <sub>REF</sub> value for gain calibration | | 1 | 1 | Monitor the V <sub>REF</sub> directly value for gain calibration, bypassing the translation circuit | CELL SEL b4-b7 (CB0-CB3): These 4 bits select the series cell for cell balance bypass path. CELL SEL b4 (CB0): This bit enables or disables the bottom series cell balance charge bypass path 0 = disable bottom series cell balance charge bypass path (default). 1 = enable bottom series cell balance charge bypass path. CELL SEL b5 (CB1): This bit enables or disables the second lowest series cell balance charge bypass path. 0 = disable series cell balance charge bypass path (default). 1 = enable series cell balance charge bypass path. CELL SEL b6 (CB2): This bit enables or disables the second highest cell balance charge bypass path. 0 = disable series cell balance charge bypass path (default). 1 = enable series cell balance charge bypass path. CELL SEL b7 (CB3): This bit enables or disables the highest series cell balance charge bypass path. 0 = disable series cell balance charge bypass path (default). 1 = enable series cell balance charge bypass path. ## **OLV: Overload Voltage Threshold Register** | | OLV REGISTER (0x05) | | | | | | | | | | |-----------------|---------------------|---|------|------|------|------|------|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | 0 | 0 | 0 | OLV4 | OLV3 | OLV2 | OLV1 | OLV0 | | | | OLV (b4-b0): These five bits select the value of the over load threshold with a default of 00000. #### OLV (b4-b0) configuration bits with corresponding voltage threshold | 00000 | 0.050 V | 01000 | 0.090 V | 10000 | 0.130 V | 11000 | 0.170 V | |-------|---------|-------|---------|-------|---------|-------|---------| | 00001 | 0.055 V | 01001 | 0.095 V | 10001 | 0.135 V | 11001 | 0.175 V | | 00010 | 0.060 V | 01010 | 0.100 V | 10010 | 0.140 V | 11010 | 0.180 V | | 00011 | 0.065 V | 01011 | 0.105 V | 10011 | 0.145 V | 11011 | 0.185 V | | 00100 | 0.070 V | 01100 | 0.110 V | 10100 | 0.150 V | 11100 | 0.190 V | | 00101 | 0.075 V | 01101 | 0.115 V | 10101 | 0.155 V | 11101 | 0.195 V | | 00110 | 0.080 V | 01110 | 0.120 V | 10110 | 0.160 V | 11110 | 0.200 V | | 00111 | 0.085 V | 01111 | 0.125 V | 10111 | 0.165 V | 11111 | 0.205 V | ## **OLT: Overload Blanking Delay Time Register** | OLT REGISTER (0x06) | | | | | | | | | | |---------------------|---|---|---|------|------|------|------|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | 0 | 0 | 0 | 0 | OLT3 | OLT2 | OLT1 | OLT0 | | | OLT(b3-b0): These four bits select the value of the delay time for overload with a default of 0000. ### OLT(b3-b0) configuration bits with corresponding delay time | 0000 | 1 ms | 0100 | 9 ms | 1000 | 17 ms | 1100 | 25 ms | |------|------|------|-------|------|-------|------|-------| | 0001 | 3 ms | 0101 | 11 ms | 1001 | 19 ms | 1101 | 27 ms | | 0010 | 5 ms | 0110 | 13 ms | 1010 | 21 ms | 1110 | 29 ms | | 0011 | 7 ms | 0111 | 15 ms | 1011 | 23 ms | 1111 | 31 ms | ### SCC: Short Circuit in Charge Configuration Register | SCC REGISTER (0x07) | | | | | | | | | | | |---------------------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SCCT3 | SCCT2 | SCCT1 | SCCT0 | SCCV3 | SCCV2 | SCCV1 | SCCV0 | | | | This register selects the short-circuit threshold voltage and delay for charge. SCC(b3-b0): These bits select the value of the short-circuit voltage threshold with 0000 as the default. ## SCC(b3-b0) with corresponding SC threshold voltage | 0000 | 0.100 V | 0100 | 0.200 V | 1000 | 0.300 V | 1100 | 0.400 V | |------|---------|------|---------|------|---------|------|---------| | 0001 | 0.125 V | 0101 | 0.225 V | 1001 | 0.325 V | 1101 | 0.425 V | | 0010 | 0.150 V | 0110 | 0.250 V | 1010 | 0.350 V | 1110 | 0.450 V | | 0011 | 0.175 V | 0111 | 0.275 V | 1011 | 0.375 V | 1111 | 0.475 V | SCC(b7-b4): These bits select the value of the short-circuit delay time. Exceeding the short-circuit voltage threshold for longer than this period will turn off the corresponding CHG, DSG, and ZVCHG output. 0000 is the default. ## SCC(b7-b4) with corresponding SC delay time | 0000 | 0 μs | 0100 | 244 µs | 1000 | 488 µs | 1100 | 732 µs | | |------|--------|------|-------------|------|--------|------|--------|--| | 0001 | 61 µs | 0101 | 305 µs 1001 | | 549 µs | 1101 | 793 µs | | | 0010 | 122 µs | 0110 | 366 µs | 1010 | 610 µs | 1110 | 854 µs | | | 0011 | 183 µs | 0111 | 427 µs | 1011 | 671 µs | 1111 | 915 µs | | ## SCD: Short Circuit in Discharge Configuration Register | SCD REGISTER (0x08) | | | | | | | | | | | |---------------------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | 7 | 6 | 2 | 1 | 0 | | | | | | | | SCDT3 | SCDT2 | SCDT1 | SCDT0 | SCDV3 | SCDV2 | SCDV1 | SCDV0 | | | | This register selects the short-circuit threshold voltage and delay for discharge. SCD(b3-b0) with corresponding SC threshold voltage with 0000 as the default. SCD(b3-b0): These bits select the value of the short-circuit voltage threshold | 0000 | 0.10 V | 0100 | 0.20 V | 1000 | 0.30 V | 1100 | 0.40 V | |------|---------|------|---------|------|---------|------|---------| | 0001 | 0.125 V | 0101 | 0.225 V | 1001 | 0.325 V | 1101 | 0.425 V | | 0010 | 0.150 V | 0110 | 0.250 V | 1010 | 0.350 V | 1110 | 0.450 V | | 0011 | 0.175 V | 0111 | 0.275 V | 1011 | 0.375 V | 1111 | 0.475 V | SCD(b7-b4): These bits select the value of the short-circuit delay time. Exceeding the short-circuit voltage threshold for longer than this period will turn off the corresponding CHG, DSG, and ZVCHG output as has 0000 as the default. ### SCD(b7-b4) with corresponding SC delay time | 0000 | 0 μs | 0100 | 244 µs | 1000 | 488 µs | 1100 | 732 µs | |------|--------|------|--------|------|--------|------|--------| | 0001 | 61 µs | 0101 | 305 µs | 1001 | 549 µs | 1101 | 793 µs | | 0010 | 122 µs | 0110 | 366 µs | 1010 | 610 µs | 1110 | 854 µs | | 0011 | 183 µs | 0111 | 427 µs | 1011 | 671 µs | 1111 | 915 µs | #### **APPLICATION INFORMATION** #### Precharge and 0-V Charging—Theory of Operation In order to charge, the charge FET (CHG-FET) must be turned on to create a current path. When the $V_{(BAT)}$ is 0 V and CHG-FET = ON, the $V_{(PACK)}$ is as low as the battery voltage. In this case, the supply voltage for the device is too low to operate. There are 3 possible configurations for this function and the bq29312 can be easily configured according to the application needs. The 3 modes are 0-V Charge FET Mode, Common FET Mode and Precharge FET Mode. - 1. 0-V Charge FET Mode Dedicates a precharge current path using an additional FET (ZVCHG-FET) to sustain the PACK+ voltage level. The host charger is expected to provide a precharge function. - 2. Common FET Mode Does not use a dedicated precharge FET. The charge FET (CHG-FET) is assured to be set to ON state as default. The charger is expected to provide a precharge function. - Precharge FET Mode Dedicates a precharge current path using an additional open drain (OD) pin drive FET (PCHG-FET) FET to sustain the PACK+ voltage level. The charger does not provide any precharge function. #### 0-V Charge FET Mode In this mode, a dedicated precharge current path using an additional FET (ZVCHG-FET) is required to sustain a suitable PACK+ voltage level. The charger is expected to provide the precharge function in this mode where the precharge current level is suitable to charge cells below a set level, typically below 3 V per cell. When the lowest cell voltage rises above this level, then a fast charging current is applied by the charger. The circuit diagram for this method is shown in Figure 7, showing how the additional FET is added in parallel with the charge FET (CHG-FET). Figure 7. 0-V Charge FET Mode Circuit In order to pass 0 V or precharge current an appropriate gate-source voltage $V_{(GS)}$ , for ZVCHG-FET must be applied. Here, $V_{(PACK)}$ can be expressed in terms of $V_{(GS)}$ as follows: $V_{(PACK)} = V_{(ZVCHG)} + V_{(GS)}(ZVCHG-FET gate - source voltage)$ Figure 8. Drain Current vs Drain-Source Voltage Characteristics In the bq29312, the initial state is for CHG-FET = OFF and ZVCHG-FET = ON with the $V_{(ZVCHG)}$ clamped at 3.5 V initially. Then the charger applies a constant current and raises $V_{(PACK)}$ high enough to pass the precharge current, point A. For example, if the $V_{(GS)}$ is 2 V at this point, $V_{(PACK)}$ is 3.5 V + 2 V = 5.5 V. Also, the ZVCHG-FET is used in its MOS saturation region at this point so that $V_{(DS)}$ is expressed as follows: $$V_{(PACK)} = V_{(BAT)} + V_F + V_{DS(ZVCHG-FET)}$$ where $V_{(F)} = 0.7 \text{ V}$ is the forward voltage of a DSG-FET back diode and is typically 0.7 V. This derives the following equation: $$V_{DS} = 4.8 \text{ V} - V_{(BAT)}$$ As the battery is charged $V_{(BAT)}$ increases and the $V_{(DS)}$ voltage decreases reaching its linear region. For example: If the linear region is 0.2 V, this state continues until $V_{(BAT)} = 4.6$ V, (4.8 V - 0.2 V). As $V_{(BAT)}$ increases further, $V_{(PACK)}$ and the $V_{(GS)}$ voltage increase. But the $V_{DS}$ remains at 0.2 V because the ZVCHG-FET is driven in its MOS linear region, point B. $$V_{(PACK)} = V_F + 0.2 V + _{V(BAT)}$$ where $V_F = 0.7 \text{ V}$ is the forward voltage of a DSG-FET back diode and is typically 0.7 V The R<sub>(ZVCHG)</sub> purpose is to split heat dissipation across the ZVCHG-FET and the resistor. ZVCHG pin behavior is shown in Figure 9 where $V_{(ZVCHG)}$ is set to 0 V at the beginning. Figure 9. Voltage Transition at ZVCHG, PACK and BAT As $V_{(PACK)}$ exceeds 7 V, $V_{(ZVCHG)} = V_{(PACK)}/2$ . However, $V_{(ZVCHG)}$ is maintained to limit the voltage between PACK and ZVCHG at a maximum of 8 V(typ). This limitation is intended to avoid excessive voltage between the gate and the source of ZVCHG-FET. The signal timing is shown in Figure 10. When precharge begins ( $V_{(BAT)} = 0 \text{ V}$ ) $V_{(PACK)}$ is clamped to 3.5 V and holds the supply voltage for bq29312 operation. After $V_{(BAT)}$ reaches sufficient voltage high enough for bq29312 operation, the CHG-FET and the DSG-FET are turned ON and ZVCHG-FET is turned OFF. Although the current path is changed, the same precharging current is still applied. When $V_{(BAT)}$ reaches the fast charging voltage (typical 3 V per cell), the charger switches into fast charging mode. Figure 10. Signal Timing of Pins During 0 V Charging and Precharging (0 V Charge FET) #### **Common FET** This mode does not require a dedicated precharge FET (ZVCHG-FET). The charge FET (CHG-FET) is ON at initialization of the bq29312 when PMS = $V_{(PACK)}$ allowing for 0 V or precharge current to flow. The application circuit is shown in Figure 11. The charger is expected to provide the precharge function in this mode, where the charger provides a precharge current level suitable to charge cells below a set level, typically below 3.0 V per cell. When the lowest cell voltage rises above this level then a fast charging current is applied. When the charger is connected the voltage at PMS rises. Once it is above 0.7 V, the CHG output is driven to GND which turns ON the CHG-FET. The charging current flows through the CHG-FET and a back diode of DSG-FET. The pack voltage is represented by the following equation. $$V_{(PACK)} = V_{(BAT)} + V_F + V_{DS(CHG-FET)}$$ Where $V_F = 0.7 \text{ V}$ is the forward voltage of a DSG-FET back diode and is typically 0.7 V. While $V_{(PACK)}$ is maintained above 0.7 V the precharging current is maintained. While $V_{(PACK)}$ and $V_{(BAT)}$ are under the bq29312 supply voltage then the bq29312 regulator is inactive and the host controller is not functional. Thus, any protection features of this chipset do not function during this period. This state continues until $V_{(PACK)}$ goes higher than the bq29312 minimum supply voltage. When $V_{(BAT)}$ rises and $V_{(PACK)}$ reaches bq29312 minimum supply voltage, the REG output is active providing a 3.3 V (typ) supply to the host. When this level is reached the CHG pin changes its state from GND to the level controlled with CHG bit in bq29312 registers. In this state, the CHG output level is driven by a clamp circuit so that its voltage level changes from 0 V to 1 V. Also, the host controller is active and can turn ON the DSG-FET. The disadvantages is that during 0 V charging, bq29312 is inactive. The device does not protect the battery and does not update battery information (now is 0 V charging) to the PC. There are two advantage of this configuration: - 1. The voltage between BAT and PACK is lower. Higher precharge current is allowed due to less heat loss is the FET and no external resistor required. - 2. The charge FET is turned on during precharging. The precharge current can be fully controlled by the charger. Figure 11. Common FET Mode Circuit Diagram The signal timing during the common FET mode is shown in Figure 12. The CHG-FET is turned on when the charger is connected. As $V_{(BAT)}$ rises and $V_{(PACK)}$ reaches the bq29312 minimum supply voltage, the REG output becomes active and the host controller starts to work. When $V_{(PACK)}$ becomes high enough, the host controller turns ON the DSG-FET. The charger enters the fast charging mode when $V_{(BAT)}$ reaches the fast charge level. Figure 12. Signal Timing of Pins During 0 V Charging and Precharging (Common FET) ## **Precharge FET** This mode has a dedicated precharge current path using an additional open drain driven FET (PCHG-FET) and sustains the $V_{(PACK)}$ level. In this mode, where the PMS input is connected to GND, the bq29312 and host combine to provide the precharge function by limiting the fast charge current which is provided by the system side charger. Figure 13 shows the bq29312 application circuit in this mode. Figure 13. Precharge FET Mode Circuit Diagram The PCHG-FET is driven by the OD output and the resister $R_{(PCHG)}$ in the precharge path limits the precharge current. When OD = GND then the PCHG-FET is ON. The precharge current is represented by the following equation: $$I_{(PCHG)} = ID = (V_{(PACK)} - V_{(BAT)} - V_{DS})/R_{(PCHG)}$$ - A load curve of the PCHG-FET is shown in Figure 14. When the drain-source voltage (V<sub>DS</sub>) is high enough, the PCHG-FET operates in the linear region and has low resistance. By approximating V<sub>DS</sub> as 0 V, the precharge current, I<sub>(PCHG)</sub> is expressed as below. - $I_{(PCHG)} = (V_{(PACK)} V_{(BAT)})/R_{(PCHG)}$ Figure 14. PCHG-FET ID—VDS Characteristic During the precharge phase, CHG-FET is turned OFF and PCHG-FET is turned ON. When all the cell voltages measured by the host reach the fast charge threshold, the host controller turns ON CHG-FET and turns OFF PCHG-FET. The signal timing is shown in Figure 15. When the charger is connected, CHG-FET, DSG-FET and PCHG-FET are already in the OFF state. When the charger in connected it applies $V_{(PACK)}$ . The bq29312 REG output then becomes active and supplies power to the host controller. As the host controller starts up, it turns on the OD pin and the precharge current is enabled. In this configuration, attention must be paid to high power consumption in the PCHG-FET and the series resistor $R_{(PCHG)}$ . The highest power is consumed when $V_{BAT} = 0$ V, where it is the highest differential between the PACK and BAT pins. For example, the power consumption in 4 series cells with 17.4 V fast charge voltage and $R_{(PCHG)} = 188 \Omega$ is expressed below. - $I_{PCHG} = (17.4 \text{ V} 0.0 \text{ V})/188 \Omega = 92.6 \text{ mA}$ - 17.4 V × 92.6 mA = 1.61 W An optional solution is to combine a thermistor with a resistor to create $R_{(PCHG)}$ , therefore, as temperature increases, the current reduces. Once the lowest cell voltage reaches the fast charge level (typ 3.0 V per cell), the host controller turns ON CHG-FET and DSG-FET, and turns OFF PCHG-FET. It is also appropriate to turn on DSG-FET during precharge in order to supply precharge current efficiently, as shown in Figure 15. Figure 15. Signal Timing of Pins During 0 V Charging and Precharging (Precharge FET) #### Summary The three types of 0-V charge options available with the bq29312 are summarized in Table 4. **Table 4. Charge Options** | CHARGE MODE TYPE | HOST CHARGE CAPABILITIES | KEY APPLICATION CIRCUIT NOTES | |-------------------|---------------------------------------|------------------------------------------| | | | PMS = GND | | 1) 0-V Charge FET | Fast charge and precharge | ZVCHG: Drives 0-V charge FET (ZVCHG-FET) | | | | OD: Not used | | | | PMS = PACK | | 2) Common FET | Fast charge and precharge | ZVCHG: Not used | | | | OD: Not used | | | | PMS = GND | | 3) Precharge FET | Fast charge but no precharge function | ZVCHG: Not used | | | | OD: Drives the precharge FET (PCHG-FET) | There a number of tradeoffs between the various 0-V charge modes which are discussed below. #### 0-V Charge FET (1) vs Common FET (2) When the charger has both of precharge and charging functions, there are two types of circuit configuration available. - 1. 0-V Charge FET The bq29312 is active even during precharge. Therefore, the host can update the battery status to the system and protect the battery pack by detecting abnormal conditions. - A high voltage is applied on the 0-V charge FET at 0-V cell voltage. In order to avoid excessive heat generation the 0-V charge current must be limited. - 2. Common FET During 0-V charge the bq29312 and the host are not active. Therefore, they cannot protect the cells and cannot update the battery status to the system. - The bg29312 can tolerate high 0-V charge current as heat generation is not excessive. - A dedicated FET for the 0-V charge is not required. #### 0-V Charge FET (1) vs Precharge FET (3) The current paths of the 0-V charge FET (1) and Precharge FET (3) modes are the same. If the 0-V charge FET (1) mode is used with chargers without precharge function, the bq29312 consumes extra current of up to 1 mA in order to turn ON the ZVCHG output. - 1. If the charger has a precharge function ZVCHG-FET is turned ON only during 0-V charging. In this case, 1 mA increase is not a concern because the charger is connected during the 0-V charging period. - 2. If the charger does not have precharge function The ZVCHG-FET must be turned ON during 0-V charging and also precharging. When the battery reaches an over discharged state, it must turn OFF DSG-FET and CHG-FET and turn ON ZVCHG-FET. The reason for this is the battery must keep the 0-V charge path while waiting for a charger to be connected to limit the current. - Consuming 1 mA, while waiting for a charger to be connected in over discharge state, is significant if compared to current consumption of other modes. ## • Precharge FET (3) If the precharge FET (3) mode is used with a charger with precharge function, care must be taken as limiting the 0-V charge current with resistance may cause some issues. The charger may start fast charge immediately, or detect an abnormal condition. When the charger is connected, the charger may raise the output voltage to force the precharge current. In order to assure a supply voltage for the bq29312 during 0-V charging, the resistance of a series resister ( $R_{PCHG}$ ) must be high enough. This may result in a very high $V_{PACK}$ , and some chargers may detect it as an abnormal condition. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | BQ29312PWR | ACTIVE | TSSOP | PW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -25 to 85 | 29312PW | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 30-Dec-2020 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ29312PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | www.ti.com 30-Dec-2020 #### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------|---------------------|----|------|------|-------------|------------|-------------|--| | BQ29312PWR | TSSOP | PW | 24 | 2000 | 853.0 | 449.0 | 35.0 | | PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated