

# **System Lens Drivers**

# μ-step System Lens Driver for Digital Still Cameras

# **BU24033GW**

# **General Description**

BU24033GW is a system Lens Driver which is capable of  $\mu$ -step driving and possible to configure a high precision and low noise lens driver system. This device performs  $\mu$ -step driving control internally and can reduce a load of CPU. This device also has drivers for DC motor and voice coil motor, and is utilizable for multifunctional lens.

#### **Features**

 Built-in 6 Channel Drivers
 1ch to 5ch: Voltage Control Type H-Bridge (for 2 STM Systems)

6ch: Current Control Type H-Bridge Built-in 2 Channel PI Driver Circuits

- Built-in 3 Channel Waveform Shaping Circuits
- Built-in FLL Digital Servo Circuit
- Built-in PLL Circuit

#### **Applications**

■ Digital Still Camera

## **Key Specifications**

I/O Power Supply Voltage:
 Digital Power Supply Voltage:
 Driver Power Supply Voltage:
 2.7 V to 3.6 V
 2.7 V to 5.5 V

■ Input/Output Current (1ch to 4ch,6ch):

500 mA (Max)

Input/Output Current (5ch):
Clock Operating Frequency:
ON-Resistance (1ch to 4ch):
ON-Resistance (5ch,6ch):
Operating Temperature Range:
500 mA (Max)
600 mA (Max)
1 MHz to 28 MHz
1.5 Ω (Typ)
1.0 Ω (Typ)
-20 °C to +85 °C

Package W (Typ) x D (Typ) x H (Max)
UCSP75M3 (40 pin) 3.00 mm x 3.00 mm x 0.85 mm



# **Typical Application Circuit**



# **Contents**

| General Description                        | 1  |
|--------------------------------------------|----|
| Features                                   | 1  |
| Applications                               | 1  |
| Key Specifications                         | 1  |
| Package                                    | 1  |
| Typical Application Circuit                | 1  |
| Contents                                   | 2  |
| Pin Configuration                          | 3  |
| Pin Description                            | 4  |
| Block Diagram                              | 5  |
| Description of Blocks                      | 6  |
| Absolute Maximum Ratings                   | 9  |
| Recommended Operating Conditions           | 9  |
| Electrical Characteristics                 | 10 |
| Typical Performance Curves                 | 11 |
| Timing Chart                               | 15 |
| Serial interface                           | 16 |
| Register Map                               | 16 |
| Application Example                        | 17 |
| I/O Equivalence Circuit                    | 18 |
| Operational Notes                          | 20 |
| Ordering Information                       | 22 |
| Marking Diagram                            | 22 |
| Physical Dimension and Packing Information | 23 |
| Revision History                           | 24 |

# **Pin Configuration**





# **Pin Description**

| i Descripti | ion      |                 |                                            |         |          |                 |                                          |
|-------------|----------|-----------------|--------------------------------------------|---------|----------|-----------------|------------------------------------------|
| Pin No.     | Pin Name | Power<br>Supply | Function                                   | Pin No. | Pin Name | Power<br>Supply | Function                                 |
| A1          | OUT1A    | MVCC12          | 1ch driver A output                        | D6      | DVDDIO   | -               | I/O power supply                         |
| A2          | MVCC12   | -               | 1ch, 2ch driver power supply               | D7      | SI2      | DVDD            | Waveform shaping input2                  |
| А3          | OUT2A    | MVCC12          | 2ch driver A output                        | E1      | OUT5B    | MVCC5           | 5ch driver B output                      |
| A4          | MGND126  | -               | 1ch, 2ch, 6ch<br>driver ground             | E2      | CSB      | DVDDIO          | CSB logic input                          |
| A5          | OUT2B    | MVCC12          | 2ch driver B output                        | E6      | DVDD     | -               | Digital power supply                     |
| A6          | FCLK     | DVDDIO          | FCLK logic input                           | E7      | PIOUT1   | DVDD            | PI driver output 1                       |
| A7          | RNF6     | ı               | 6ch driver<br>power supply                 | F1      | MGND345  | -               | 3ch, 4ch, 5ch<br>driver ground           |
| B1          | OUT1B    | MVCC12          | 1ch driver B output                        | F2      | SOUT     | DVDDIO          | SOUT logic output                        |
| B2          | SO1      | DVDD            | Waveform shaping output1                   | F3      | SDATA    | DVDDIO          | SDATA logic input                        |
| В3          | SI1      | DVDD            | Waveform shaping input1                    | F4      | SCLK     | DVDDIO          | SCLK logic input                         |
| B4          | STATE2   | DVDDIO          | STATE2 logic input/output                  | F5      | SI3/IN5B | DVDD            | Waveform shaping input3/IN5B logic input |
| B5          | STATE1   | DVDDIO          | STATE1 logic input/output                  | F6      | DVSS     | -               | Ground                                   |
| В6          | RNF6     | -               | 6ch driver<br>power supply                 | F7      | SO2      | DVDD            | Waveform shaping output2                 |
| B7          | OUT6B    | RNF6            | 6ch driver B output                        | G1      | TEST     | DVDDIO          | TEST logic output                        |
| C1          | OUT5A    | MVCC5           | 5ch driver A output                        | G2      | OUT4B    | MVCC34          | 4ch driver B output                      |
| C2          | SO3      | DVDD            | Waveform shaping output3                   | G3      | OUT4A    | MVCC34          | 4ch driver A output                      |
| C6          | VDDAMP   | -               | 6ch power supply of current driver control | G4      | OUT3B    | MVCC34          | 3ch driver B output                      |
| C7          | OUT6A    | RNF6            | 6ch driver A output                        | G5      | MVCC34   | -               | 3ch, 4ch driver power supply             |
| D1          | MVCC5    | -               | 5ch driver power supply                    | G6      | OUT3A    | MVCC34          | 3ch driver A output                      |
| D2          | IN5A/IN6 | DVDDIO          | IN5A/IN6 logic input                       | G7      | PIOUT2   | DVDD            | PI driver output 2                       |
|             |          |                 |                                            |         |          |                 |                                          |

# **Block Diagram**



# **Description of Blocks**

#### Stepping Motor Driver (1ch to 4ch Driver)

Built-in PWM type stepping motor drivers.

Maximum 2 stepping motors can be driven independently.

Built-in D-class type voltage feedback circuit.

3ch/4ch drivers can also drive DC motor or voice coil motor individually.

#### (1) Control

Both Clock IN and Autonomous control are possible.

# (a)Clock IN Control

Set the registers for the stepping motor control.

Stepping motor rotates in synchronization with clock input to the STATE1 pin and/or the STATE2 pin.

Mode of stepping motor control is selectable from  $\mu$ -step, 1-2 phase excitation and 2 phase excitation. And the number of edge for electrical angle cycle is selectable from 4, 8, 32, 64, 128, 256, 512 or 1024.



## (b)Autonomous Control

Stepping motor rotates by setting the registers to drive the stepping motor.

It is possible to output from serial output (the SOUT pin) the status information which are operation command status (excecution:1, stop:0), cache register status and motor position, and to output signal (MO output) from the STATE1 pin and the STATE2 pin in synchronization with motor operation.

Mode of stepping motor control is selectable from  $\mu$ -step (1024 portion), 1-2 phase excitation and 2 phase excitation. Built-in Cache register enables to set next operation commands during motor operation, and continuous operation is possible.



# **Description of Blocks - continued**

Voltage Driver (5ch Driver)

Built-in PWM type voltage driver. Built-in digital FLL speed control logic.

# (1) Control

(a)Register Control

■Speed control = OFF

PWM driving by setting the registers for PWM duty ratio, direction and ON/OFF.



#### ■Speed control = ON

Speed control driving by setting the registers for target speed value, PI filter value, direction and ON/OFF. Motor speed is detected from photo-interrupter signal and rotation speed is adjusted by comparing the target speed with the motor speed.



# (b)External Pin Control (only speed control = OFF)

■Speed control = OFF

PWM driving by setting the registers for PWM duty ratio, and the IN5A/IN6 pin and the SI3/IN5B pin for direction and ON/OFF.



# **Description of Blocks - continued**

# Current Driver (6ch Driver)

Built-in constant current driver.

A voltage at the RNF6 pin and an external resistor ( $R_{RNF}$ ) value determine output current value. An internal high-precision amplifier (CMOS gate input) controls constant current. If any resistance component exists in wirings for the RNF6 pin and the external resistor ( $R_{RNF}$ ), that might reduce accuracy and pay attention about wiring.

#### (1) Control

#### (a)Register Control

Constant current driving by setting the registers for output current value, direction and ON/OFF.



# (b)External Pin Control

Constant current driving by setting the registers for output current value and direction, and the IN5A/IN6 pin for ON/OFF.



Absolute Maximum Ratings (Ta=25 °C)

| Parameter                       | Symbol          | Rating                     | Unit | Remark                        |
|---------------------------------|-----------------|----------------------------|------|-------------------------------|
|                                 | DVDDIO          | -0.3 to +4.5               | V    |                               |
| Supply Voltage                  | DVDD            | -0.3 to +4.5               | V    |                               |
|                                 | MVCC            | -0.3 to +7.0               | V    | MVCC12, MVCC34, MVCC5, VDDAMP |
| Input Voltage                   | V <sub>IN</sub> | -0.3 to supply voltage+0.3 | V    |                               |
|                                 |                 | 500                        | mA   | MVCC12, MVCC34, RNF6          |
| Input / Output Current (Note 1) | I <sub>IN</sub> | 600                        | mA   | MVCC5                         |
|                                 |                 | 50                         | mA   | PIOUT1, PIOUT2                |
| Maximum Junction Temperature    | Tjmax           | 125                        | °C   |                               |
| Storage Temperature Range       | Tstg            | -55 to +125                | °C   |                               |
| Power Dissipation(Note 2)       | Pd              | 1.00                       | W    |                               |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

#### **Recommended Operating Conditions**

| Parameter                    | Symbol            | Min  | Тур | Max | Unit | Remark                        |
|------------------------------|-------------------|------|-----|-----|------|-------------------------------|
| I/O Power Supply Voltage     | DVDDIO            | 1.62 | 3.0 | 3.6 | V    |                               |
| Digital Power Supply Voltage | DVDD              | 2.7  | 3.0 | 3.6 | V    | DVDD≤MVCC                     |
| Driver Power Supply Voltage  | MVCC              | 2.7  | 5.0 | 5.5 | V    | MVCC12, MVCC34, MVCC5, VDDAMP |
| Clock Operating Frequency    | f <sub>FCLK</sub> | 1    | -   | 28  | MHz  | Reference clock               |
| Operating Temperature        | Topr              | -20  | +25 | +85 | °C   |                               |

caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with power dissipation taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

<sup>(</sup>Note 1): Must not exceed Pd.

<sup>(</sup>Note 2): When use at Ta=25 °C or more, derate 10 mW per 1 °C (At mounting 50 mm x 58 mm x 1.75 mm glass epoxy board.)

Electrical Characteristics
(Unless otherwise specified Ta=25 °C, DVDDIO=DVDD=3.0 V, MVCC12=MVCC34=MVCC5=VDDAMP=5.0 V)

| Parameter                                                                                                                    | Symbol            | Min             | Тур      | Max             | Unit | Conditions                                                                         |
|------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------|-----------------|------|------------------------------------------------------------------------------------|
| <current consumption=""></current>                                                                                           |                   |                 |          |                 |      |                                                                                    |
|                                                                                                                              | I <sub>SSDO</sub> | -               | 0        | 10              | μΑ   | DVDDIO power supply CMD_RS=0                                                       |
| Quiescent Current                                                                                                            | I <sub>SSD</sub>  | -               | 50       | 95              | μΑ   | DVDD power supply CMD_RS=0                                                         |
|                                                                                                                              | I <sub>SSM</sub>  | -               | 0        | 10              | μΑ   | MVCC power supply CMD_RS=0                                                         |
| Operational Current                                                                                                          | I <sub>DDDO</sub> | -               | 0.1      | 1               | mA   | DVDDIO power supply CMD_RS=STB=CLK_EN=1 fFCLK = 24 MHz CLK_DIV setting: 0h No load |
| operational current                                                                                                          | I <sub>DDD</sub>  | -               | 6        | 10              | mA   | DVDD power supply CMD_RS=STB=CLK_EN=1 fFCLK = 24 MHz CLK_DIV setting: 0h No load   |
| <logic block=""></logic>                                                                                                     | -                 |                 |          |                 |      |                                                                                    |
| Low-Level Input Voltage                                                                                                      | V <sub>IL</sub>   | DVSS            | -        | 0.3 x<br>DVDDIO | V    |                                                                                    |
| High-Level Input Voltage                                                                                                     | V <sub>IH</sub>   | 0.7 x<br>DVDDIO | -        | DVDDIO          | V    |                                                                                    |
| Low-Level Input Current                                                                                                      | I <sub>IL</sub>   | 0               | -        | 10              | μΑ   | V <sub>IL</sub> =DVSS                                                              |
| High-Level Input Current                                                                                                     | I <sub>IH</sub>   | 0               | -        | 10              | μΑ   | V <sub>IH</sub> =DVDDIO                                                            |
| Low-Level Output Voltage                                                                                                     | V <sub>OL</sub>   | DVSS            | -        | 0.2 x<br>DVDDIO | V    | I <sub>OL</sub> = 1.0 mA                                                           |
| High-Level Output Voltage                                                                                                    | V <sub>OH</sub>   | 0.8 x<br>DVDDIO | -        | DVDDIO          | V    | I <sub>OH</sub> = 1.0 mA                                                           |
| <pi circuit="" driver=""></pi>                                                                                               | T                 |                 | <u> </u> |                 | 1    |                                                                                    |
| Output Voltage                                                                                                               | $V_{PIO}$         | -               | 0.15     | 0.5             | V    | I <sub>IH</sub> = 30 mA                                                            |
| <waveform circuit="" shaping=""></waveform>                                                                                  | I                 |                 |          | 1               |      | 1                                                                                  |
| High Detection Voltage                                                                                                       | V <sub>THH</sub>  | -               | -        | 1.9             | V    | DVDD = 3.25V                                                                       |
| Low Detection Voltage                                                                                                        | $V_{THL}$         | 0.9             | -        | -               | V    | DVDD = 3.25V                                                                       |
| Hysteresis                                                                                                                   | $V_{HYS}$         | 0.2             | -        | 0.6             | V    | DVDD = 3.25V                                                                       |
| <voltage 1ch-4c<="" block="" driver="" td=""><td>:h&gt;</td><td></td><td><u> </u></td><td></td><td>1</td><td></td></voltage> | :h>               |                 | <u> </u> |                 | 1    |                                                                                    |
| ON-Resistance                                                                                                                | R <sub>ON</sub>   | -               | 1.5      | 2.0             | Ω    | I <sub>O</sub> = ±100 mA<br>(sum of high and low sides)                            |
| OFF-Leak Current                                                                                                             | l <sub>OZ</sub>   | -10             | 0        | +10             | μΑ   | Output HiZ setting                                                                 |
| Accuracy of Average<br>Voltage between Output<br>Pins                                                                        | $V_{DIFF}$        | -5              | -        | +5              | %    | different output voltage setting: 2Bh                                              |
| <voltage 5ch="" block="" driver=""></voltage>                                                                                |                   |                 |          |                 |      |                                                                                    |
| ON-Resistance                                                                                                                | R <sub>ON</sub>   | -               | 1.0      | 1.5             | Ω    | I <sub>O</sub> = ±100 mA<br>(sum of high and low sides)                            |
| OFF-Leak Current                                                                                                             | I <sub>OZ</sub>   | -10             | 0        | +10             | μA   | Output HiZ setting                                                                 |
| <current 6ch="" block="" driver=""></current>                                                                                |                   |                 |          |                 |      |                                                                                    |
| ON-Resistance                                                                                                                | Ron               | -               | 1.0      | 1.5             | Ω    | I <sub>O</sub> = ±100 mA<br>(sum of high and low sides)                            |
| OFF-Leak Current                                                                                                             | loz               | -10             | 0        | +10             | μΑ   | Output HiZ setting                                                                 |
| Output Current                                                                                                               | lo                | 193             | 200      | 207             | mA   | 6_IOUT setting: 80h<br>R <sub>RNF</sub> =1 Ω                                       |

# **Typical Performance Curves**

(Unless otherwise specified Ta=25 °C, DVDDIO=DVDD=3.0 V, MVCC12=MVCC34=MVCC5=VDDAMP=5.0 V)



100 [Vi] 80 [ng] 80 [ng] 60 [ng] 40 [ng] 20 [ng] 20 [ng] -50 -25 0 25 50 75 100 [ng] Temperature [°C]

Figure 1. Quiescent Current (DVDD) vs DVDD

Figure 2. Quiescent Current (DVDD) vs Temperature







Figure 4. Quiescent Current (DVDDIO) vs Temperature

# Typical Performance Curves - continued

(Unless otherwise specified Ta=25 °C, DVDDIO=DVDD=3.0 V, MVCC12=MVCC34=MVCC5=VDDAMP=5.0 V)



10 [Fm] 88 (CO) 6 (CO) 4 (CO) 4 (CO) 4 (CO) 5 (CO) 6 (CO)

Figure 5. Quiescent Current (MVCC) vs MVCC

Figure 6. Quiescent Current (MVCC) vs Temperature



Figure 7. ON-Resistance vs MVCC (1ch to 4ch Driver Block)



Figure 8. ON-Resistance vs Temperature (1ch to 4ch Driver Block)

# Typical Performance Curves - continued

(Unless otherwise specified Ta=25 °C, DVDDIO=DVDD=3.0 V, MVCC12=MVCC34=MVCC5=VDDAMP=5.0 V)



Figure 9. ON-Resistance vs MVCC (5ch, 6ch Driver Block)



Figure 10. ON-Resistance vs Temperature (5ch, 6ch Driver Block)



Figure 11. Average Voltage between Output Pins vs Code Setting (Voltage Driver Block)



Figure 12. Output Current vs Code Setting (Current Driver Block,  $R_{RNF}$ =1.0  $\Omega$ ,  $R_{L}$ =5.0  $\Omega$ )

Typical Performance Curves – continued (Unless otherwise specified Ta=25 °C, DVDDIO=DVDD=3.0 V, MVCC12=MVCC34=MVCC5=VDDAMP=5.0 V)



Figure 13. Output Voltage vs DVDD (PI Driver Circuit)

# **Timing Chart**

(Unless otherwise specified, Ta=25 °C, DVDDIO=DVDD=3.0 V)

| Parameter                  | Symbol              | Design Value   |
|----------------------------|---------------------|----------------|
| SCLK Input Cycle           | t <sub>SCLK</sub>   | 100 ns or more |
| SCLK Low-Level Input Time  | tsclkl              | 50 ns or more  |
| SCLK High-Level Input Time | t <sub>SCLKH</sub>  | 50 ns or more  |
| SDATA Setup Time           | tssdata             | 50 ns or more  |
| SDATA Hold Time            | t <sub>HSDATA</sub> | 50 ns or more  |
| CSB High-Level Input Time  | t <sub>CSBH</sub>   | 380 ns or more |
| CSB Setup Time             | t <sub>SCSB</sub>   | 50 ns or more  |
| CSB Hold Time              | t <sub>HCSB</sub>   | 50 ns or more  |
| FCLK Input Cycle           | t <sub>FCLK</sub>   | 36 ns or more  |
| FCLK Low-Level Input Time  | t <sub>FCLKL</sub>  | 18 ns or more  |
| FCLK High-Level Input Time | t <sub>FCLKH</sub>  | 18 ns or more  |



(Note 3) FCLK is asynchronous with SCLK. (Note 4) The duty of FCLK and SCLK is arbitrary after observing the above table.

# Serial interface

Control command is 16-bit serial input (MSB first) and is sent via the CSB, the SCLK, and the SDATA pins. Higher 4 bits specify addresses and lower 12 bits specify data. Data of each bit is sent via the SDATA pin and taken at a rising edge of SCLK. The Data taken during CSB 'L' period is valid and is written in register at a rising edge of CSB. SOUT output is 12bit data and synchronous with a falling edge of SCLK.



# Register Map(Note 5,6,7,8)

| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | giste | er Ma    | ap <sup>(Note 5,6,7,8)</sup> |     |       |         |           |                                            |                   |                               |            |            |            |             |            |           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|------------------------------|-----|-------|---------|-----------|--------------------------------------------|-------------------|-------------------------------|------------|------------|------------|-------------|------------|-----------|
| O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | Addre    | ss[3:0]                      |     |       |         |           |                                            | Data[11:0]        |                               |            |            |            |             |            |           |
| 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 15    | 14       | 13                           | 12  | 11    | 10      | 9         | 8                                          | 7                 | 6                             | 5          | 4          | 3          | 2           | 1          | 0         |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 0        | 0                            | 0   | A_Mo  | de[1:0] |           | A_SEL[2:0] A_different_output_voltage[6:0] |                   |                               |            |            |            |             |            |           |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |          |                              |     | 0     | 0       | 0         | 0                                          |                   |                               | A_Cyc      | cle[5:0]   |            |             | 0          | 0         |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | _        | 0                            | ,   | 0     | 0       | 1         | 0                                          |                   |                               |            | A_Cyc      | le[13:6]   |             |            |           |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | U     | U        | U                            | '   | 0     | 1       | 1         | 0                                          | A_BEXC            | 0                             | 0          | A_BSL      | A_AEXC     | 0           | 0          | A_ASL     |
| O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |          |                              |     | 1     | 1       | 1         | 0                                          | 0                 | 0                             | A_PC       | S[1:0]     | 0          | 0           | A_PS       | A_Stop    |
| 0 1 0 0 B_Mode[1:0] B_SEL[2:0] B_different_output_voltage[6:0]  0 0 0 0 B_Cycle[5:0] 0  0 0 1 0 B_Cycle[5:0] 0  0 0 1 1 0 B_Cycle[5:0] 0  0 0 1 1 0 B_Cycle[13:6]  0 1 1 0 B_BEXC 0 0 B_BSL B_AEXC 0 0  1 1 0 0 1 3_State_CTL[1:0] 3_PWM_Duty[6:0]  1 1 0 0 4_State_CTL[1:0] 4_PWM_Duty[6:0]  1 1 1 0 0 0 0 B_PS I  0 1 1 1 0 B_EN B_RT B_Pulse[9:0]  0 1 1 1 1 A_POSITION[9:6] B_POSITION[9:6] L L L  1 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0     | 0        | 1                            | 0   | A_EN  | A_RT    |           |                                            |                   |                               | A_Pul      | se[9:0]    |            |             |            |           |
| 0 1 0 0 0 0 0 B_Cycle[5:0] 0 0 0 B_Cycle[13:6] 0 1 1 0 B_Cycle[13:6] 0 1 1 0 B_Cycle[13:6] 0 0 1 1 0 B_Cycle[13:6] 0 0 0 0 0 0 0 B_Cycle[13:6] 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0     | 0        | 1                            | 1   | A_ACT | A_BUSY  | B_ACT     | B_BUSY                                     | L                 | L                             | L          | L          | L          | L           | L          | L         |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 1        | 0                            | 0   | B_Mo  | de[1:0] |           | B_SEL[2:0                                  | ]                 |                               |            | B_differen | t_output_v | oltage[6:0] |            |           |
| 0 1 0 1 1 0 0 1 1 0 0 0 0 0 0 0 0 3_CHOP[1:0] 0 0 4_CHOP 1 0 1 1 0 0 0 0 0 0 3_CHOP[1:0] 0 0 4_CHOP 1 0 1 1 0 0 0 0 0 0 0 3_CHOP[1:0] 0 0 0 4_CHOP 1 1 0 1 3_State_CTL[1:0] 4_PWM_Duty[6:0] 1 1 1 0 0 0 0 0 B_POS[1:0] 0 0 B_PS 1 0 1 1 1 0 B_EN B_RT B_Pulse[9:0] 0 1 1 1 1 A_POSITION[9:6] B_POSITION[9:6] L L L 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |          |                              |     | 0     | 0       | 0         | 0                                          |                   |                               | B_Cyc      | cle[5:0]   |            |             | 0          | 0         |
| 0         1         0         1         0         0         0         0         3_CHOP[1:0]         0         0         4_CHOP[1:0]         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 </td <td></td> <td></td> <td></td> <td></td> <td>0</td> <td>0</td> <td>1</td> <td>0</td> <td></td> <td></td> <td></td> <td>B_Cyc</td> <td>le[13:6]</td> <td></td> <td></td> <td></td> |       |          |                              |     | 0     | 0       | 1         | 0                                          |                   |                               |            | B_Cyc      | le[13:6]   |             |            |           |
| 1 0 1 3_State_CTL[1:0] 3_PWM_Duty[6:0] 1 1 0 4_State_CTL[1:0] 4_PWM_Duty[6:0] 1 1 1 0 0 0 0 B_POS[1:0] 0 0 B_PS I 0 1 1 0 B_EN B_RT B_PUISE[9:0] 0 1 1 1 A_POSITION[9:6] B_POSITION[9:6] L L L 1 0 0 0 0 0 0 0 0 0 Edge 0 0 0 0 B_CTL 1 0 0 0 1 0 0 0 0 0 0 0 0 0 EXT_CTL[2:0] 1 1 0 0 0 0 0 0 0 0 0 CLK_EN CLK_DIV[3:0] 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |          |                              |     | 0     | 1       | 1         | 0                                          | B_BEXC            | 0                             | 0          | B_BSL      | B_AEXC     | 0           | 0          | B_ASL     |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 1        | 0                            | 1   | 1     | 0       | 0         | 0                                          | 0                 | 0                             | 3_CH0      | OP[1:0]    | 0          | 0           | 4_CHC      | DP[1:0]   |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |          |                              |     | 1     | 0       | 1         | 3_State_                                   | _CTL[1:0]         | 3_PWM_Duty[6:0]               |            |            |            |             |            |           |
| 0         1         1         0         B_EN         B_RT         B_Pulse[9:0]           0         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                    |       |          |                              |     | 1     | 1       | 0         | 4_State_                                   | _CTL[1:0]         |                               |            | 4_F        | WM_Duty[   | 6:0]        |            |           |
| 0         1         1         1         A_POSITION[9:6]         B_POSITION[9:6]         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L                                                                                                                                                                                                                                           |       |          |                              |     | 1     | 1       | 1         | 0                                          | 0                 | 0                             | B_PC       | S[1:0]     | 0          | 0           | B_PS       | B_Stop    |
| 1 0 1 1 0 0 0 0 0 0 0 Edge 0 0 0 B_CTL 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0     | 1        | 1                            | 0   | B_EN  | B_RT    |           |                                            |                   |                               | B_Pul      | se[9:0]    |            |             |            |           |
| 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 EXT_CTL[2:0]  1 1 0 0 0 0 0 Chopping[1:0] CacheM 0 0 CLK_EN CLK_DIV[3:0]  0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0     | 1        | 1                            | 1   |       | A_POSI  | FION[9:6] |                                            |                   | B_ POSI                       | TION[9:6]  |            | L          | L           | L          | L         |
| 1 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1     | ٥        | 1                            | 1   | 0     | 0       | 0         | 0                                          | 0                 | 0                             | Edge       | 0          | 0          | 0           | B_CTL      | A_CTL     |
| 1 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       | U        | '                            | '   | 0     | 0       | 1         | 0                                          | 0                 | 0                             | 0          | 0          | 0          | E           | XT_CTL[2:  | 0]        |
| 0 0 1 0 0 0 0 5_SPEN 0 0 5_CHOP 0 1 0 5_State_CTL[1:0] 5_PWM_Duty[6:0] 0 1 1 0 5_State_CTL[1:0] 5_TARSP[7:0] 0 1 1 0 5_PSP[2:0] 0 5_ISP[2:0] 1 0 0 0 0 0 0 0 0 SPC_Lim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1     | 1        | 0                            | 0   | 0     | 0       | Chopp     | ing[1:0]                                   | CacheM            | acheM 0 0 CLK_EN CLK_DIV[3:0] |            |            |            |             |            |           |
| 1 1 0 1 0 5_State_CTL[1:0] 5_PWM_Duty[6:0]  0 1 1 0 5_State_CTL[1:0] 5_PWM_Duty[6:0]  0 1 1 0 5_TARSP[7:0]  0 1 1 0 0 5_PSP[2:0] 0 5_ISP[2:0]  1 0 0 0 0 0 0 0 0 SPC_Lim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |          |                              |     | 0     | 0       | 0         | 0                                          | 0                 | 0                             | 0          | 0          | 0          | 0           | PI_CTL2    | PI_CTL1   |
| 1 1 0 1 0 1 0 5_TARSP[7:0] 0 1 1 0 0 5_PSP[2:0] 0 5_ISP[2:0] 1 0 0 0 0 0 0 0 0 SPC_Lim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |          |                              |     | 0     | 0       | 1         | 0                                          | 0                 | 0                             | 0          | 5_SPEN     | 0          | 0           | 5_CHC      | DP[1:0]   |
| 0 1 1 0 5_TARSP[7:0] 0 1 1 1 0 5_PSP[2:0] 0 5_ISP[2:0] 1 0 0 0 0 0 0 0 0 0 SPC_Lim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1     | 1 1 0 1  |                              | 0   | 1     | 0       | 5_State_  | _CTL[1:0]                                  | CTL[1:0] 5_PWM_Du |                               |            | WM_Duty[   | ty[6:0]    |             |            |           |
| 1 0 0 0 0 0 0 0 0 SPC_Lim                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '     | '        | O                            | '   | 0     | 1       | 1         | 0                                          |                   | 5_TARSP[7:0]                  |            |            |            |             |            |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |          |                              |     | 0     | 1       | 1         | 1                                          | 0                 |                               | 5_PSP[2:0  | ]          | 0          |             | 5_ISP[2:0] |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |          |                              |     | 1     | 0       | 0         | 0                                          | 0                 | 0                             | 0          | 0          | 0          | 0           | SPC_Li     | imit[1:0] |
| 0 0 0 0 6_IOUT[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |          |                              |     | 0     | 0       | 0         | 0                                          |                   | •                             |            | 6_IOL      | JT[7:0]    |             | _          |           |
| 1 1 1 0 0 1 0 0 0 0 0 0 0 6_State_C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1     | 1        | 1                            | 0   | 0     | 1       | 0         | 0                                          | 0                 | 0                             | 0          | 0          | 0          | 0           | 6_State_   | CTL[1:0]  |
| 1 0 1 0 0 0 0 0 HYS3 HYS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '     | '        | '                            |     | 1     | 0       | 1         | 0                                          | 0                 | 0                             | 0          | 0          | 0          | HYS3        | HYS2       | HYS1      |
| 1 1 0 0 0 0 STB 0 0 STM_RS C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |          |                              |     | 1     | 1       | 0         | 0                                          | 0                 | 0                             | 0          | STB        | 0          | 0           | STM_RS     | CMD_RS    |
| Other than the above Setting Prohibited                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Oth   | ner than | the ab                       | ove |       |         |           |                                            |                   | Setting F                     | Prohibited |            |            |             |            |           |

<sup>(</sup>Note 5) The notations A and B in the register map correspond to Ach and Bch respectively. Ach is defined as 1ch and 2ch driver output, Bch as 3ch and 4ch driver output.

<sup>(</sup>Note 6) After power on reset, the initial settings are stored in all registers.
(Note 7) The data at register address 4'b0011 and 4'b0111 (ACT, BUSY, A\_POSITION[9:6], B\_POSITION[9:6]) is internal register value and is output from the SOUT pin. 'L' in the above table indicates Low output.

<sup>(</sup>Note 8) Regarding Mode, different\_output\_voltage, Cycle, EN, and RT registers, the data written right before the access to the Pulse register is valid and determined at a rising edge of CSB after the access to the Pulse register.

<sup>(</sup>The Mode, different\_output\_voltage, Cycle, EN, RT, and Pulse registers have Cache registers. Any registers other than them do not have Cache registers.)

# **Application Example**



# I/O Equivalence Circuit

| Equivalence C                            | ircuit                                  |                                  |                            |
|------------------------------------------|-----------------------------------------|----------------------------------|----------------------------|
| Pin                                      | Equivalent Circuit Diagram              | Pin                              | Equivalent Circuit Diagram |
| FCLK<br>CSB<br>SCLK<br>SDATA<br>IN5A/IN6 | DVDDIO DVDDIO                           | TEST(Note 9)                     | DVDDIO DVDDIO              |
| SOUT                                     | DVDDIO DVDDIO                           | STATE1<br>STATE2                 | DVDDIO DVDDIO DVDDIO       |
| SI1<br>SI2<br>SI3/IN5B                   | DVDD DVDD                               | SO1<br>SO2<br>SO3                | DVDD DVDD                  |
| PIOUT1<br>PIOUT2                         | DVDD •••••••••••••••••••••••••••••••••• | OUT1A<br>OUT1B<br>OUT2A<br>OUT2B | MVCC12                     |
| OUT3A OUT3B OUT4A OUT4B                  | MVCC34                                  | OUT5A<br>OUT5B                   | MVCC5                      |

(Note 9) Short the TEST pin to DVSS.

I/O Equivalence Circuit - continued



# **Operational Notes**

#### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

# 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

# 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 8. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### 9. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

# **Operational Notes - continued**

# 10. Regarding the Input Pin of the IC

In the construction of this IC, P-N junctions are inevitably formed creating parasitic diodes or transistors. The operation of these parasitic elements can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions which cause these parasitic elements to operate, such as applying a voltage to an input pin lower than the ground voltage should be avoided. Furthermore, do not apply a voltage to the input pins when no power supply voltage is applied to the IC. Even if the power supply voltage is applied, make sure that the input pins have voltages within the values specified in the electrical characteristics of this IC.

#### 11. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### 12. Thermal Shutdown Circuit (TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

# 13. Disturbance Light

In a device where a portion of silicon is exposed to light such as in a WL-CSP and chip products, IC characteristics may be affected due to photoelectric effect. For this reason, it is recommended to come up with countermeasures that will prevent the chip from being exposed to light.

# **Ordering Information**



# **Marking Diagram**



**Physical Dimension and Packing Information** 



# **Revision History**

| 1 <u>31011 1 113101 y</u> |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date                      | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15.Mar.2010               | 001      | New Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 18.Apr.2013               | 002      | Update some English words, sentences, descriptions, grammar and format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20.May.2016               | 003      | Correct typical application circuit. Correct comments of Figure 7, Figure 8, Figure 9 and Figure 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12.Mar.2019               | 004      | In the "Typical Application Circuit" names of connected power supply are added. Pin name "IN6/IN5A" and "IN5A/IN6" were mixed and is written as "IN5A/IN6".  In the "Absolute Maximum Ratings" the "Maximum Junction Temperature" is added. In the "Absolute Maximum Ratings" notes are added. e.g. About when operating the IC "Absolute Maximum Ratings".  "Operating Temperature" is moved to "Recommended Operating Conditions" from "Absolute Maximum Ratings".  In the "Typical Performance Curves" package power dissipation graph is removed, because it's same information as Note 2 in "Absolute Maximum Ratings".  "Operational Notes" are updated.  Other formats are updated. |

# **Notice**

#### **Precaution on using ROHM Products**

1. Our Products are designed and manufactured for application in ordinary electronic equipment (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA       | EU         | CHINA    |  |
|---------|-----------|------------|----------|--|
| CLASSⅢ  | CL ACCIII | CLASS II b | CLASSIII |  |
| CLASSIV | CLASSIII  | CLASSⅢ     | CLASSIII |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

# **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.004

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001