#### TPS55160-Q1, TPS55162-Q1, TPS55165-Q1 ZHCSH41 - NOVEMBER 2017 # TPS5516x-Q1 36V、1A 输出、2MHz、单电感器、同步升压和降压稳压器 ## 1 特性 - 符合汽车应用标准 - 具有符合 AEC-Q100 的下列结果: - 器件温度 1 级: -40°C 至 +125°C 的环境运行温度范围 - 器件 HBM ESD 分类等级 2 - 充电器件模型 (CDM) ESD 分类等级 C4B - V<sub>OUT</sub> = 5V 时的输入电压范围为 2V 至 36V - 5V 或 12V 固定输出电压 (TPS55165-Q1) - 5.7V 至 9V 可调输出电压选项 (TPS55160-Q1 和 TPS55162-Q1) - 效率高达 85% - V<sub>OUT</sub> = 5V 且 V<sub>IN</sub> ≥ 5.3V 时的输出电流为 1A - V<sub>OUT</sub> = 5V 且 V<sub>IN</sub> ≥ 3.8V 时的输出 电流为 0.8A - V<sub>OUT</sub> = 5V 且 V<sub>IN</sub> ≥ 2.3V 时的输出 电流为 0.4A - 在降压和升压模式之间自动转换 - 低功耗模式,可以在轻负载情况下提高效率 (TPS55160-Q1 和 TPS55165-Q1) - 在低功耗模式下器件静态电流小于 15μA (TPS55160-Q1 和 TPS55165-Q1) - 器件关断电流小于 3uA - 强制在 2MHz 下进行固定频率运行 - 可选扩频(TPS55160-Q1 和 TPS55165-Q1) - 通过具有电源锁存功能的 IGN 唤醒 - 具有可配置延迟时间的智能电源正常输出 - 过热保护和输出过压保护 - 采用易于使用的 20 引脚 HTSSOP PowerPAD™封 装 ## 2 应用 - 启动/停止敏感汽车电源 应用 - 信息娱乐系统与仪表组 - 车身电子装置和网关模块 - 具有波动输入 电压的 工业应用 - 太阳能到电池充电 - 锂离子电池组 ## 3 说明 TPS5516x-Q1 系列器件是一款高电压同步降压/升压直流/直流转换器。该器件通过多种不同的输入电源(如汽车电池)提供稳定的电源输出。降压/升压重叠控制可确保以最佳的效率在降压和升压模式之间自动转换。TPS55165-Q1 输出电压可以设置为 5V 或 12V 固定电平。TPS55160-Q1 和 TPS55162-Q1 器件具有通过外部电阻分压器设置的 5.7V 至 9V 可配置输出电压。 对于常规汽车电池电压,输出电流可高至 1A,并且能够针对更低的输入电压(如用于实现常见电池启动曲线的电压)保持在 0.4A。该降压/升压转换器基于一个使用同步整流的固定频率、脉宽调制 (PWM) 控制电路来获得最高效率。开关频率设置为 2MHz(典型值),从而允许使用小型电感器(布板空间更少)。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | | |----------------------------|-------------|-----------------|--|--| | TPS55160-Q1 | | | | | | TPS55162-Q1 | HTSSOP (20) | 6.50mm x 4.40mm | | | | TPS55165-Q1 <sup>(2)</sup> | | | | | - (1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。 - (2) 可供预览。 #### 简化电路原理图 Copyright © 2017, Texas Instruments Incorporated ## INSTRUMENTS www.ti.com.cn | $\rightarrow$ | _ | |----------------|---| | $\blacksquare$ | 뀫 | | п | X | | 1 | 特性1 | | 7.16 Switching Characteristics — Undervoltage and Overvoltage Lockout | | |--------|-------------------------------------------------------------------------------------------------|----|-----------------------------------------------------------------------|----| | 2 | 应用 1 | | 7.17 Switching Characteristics — IGN Wakeup | | | 3<br>4 | 说明 | | 7.18 Switching Characteristics — Ion Wakeup Fig. 101 Value p | | | 5 | 说明(续)3 | | 7.19 Switching Characteristics – Power Good | | | 6 | Pin Configuration and Functions3 | | 7.19 Switching Characteristics – Power Good | | | 7 | _ | | | | | ′ | Specifications | 8 | Detailed Description | | | | 7.1 Absolute Maximum Ratings | | 8.1 Overview | | | | 7.2 ESD Ratings | | 8.2 Functional Block Diagram | | | | 7.3 Recommended Operating Conditions | | 8.3 Feature Description | | | | 7.4 Thermal Information 6 | | 8.4 Device Functional Modes | | | | 7.5 Electrical Characteristics — External Components 6 | 9 | Application and Implementation | 27 | | | 7.6 Electrical Characteristics — Supply Voltage (VINP, | | 9.1 Application Information | 27 | | | VINL pins) | | 9.2 Typical Application | 31 | | | 7.7 Electrical Characteristics — Reference Voltage (VOS_FB Pin) and Output Voltage (VOUT Pin) 7 | 10 | Power Supply Recommendations | | | | 7.8 Electrical Characteristics — Buck-Boost | 11 | Layout | | | | 7.9 Electrical Characteristics — Undervoltage and | | 11.1 Layout Guidelines | | | | Overvoltage Lockout9 | | 11.2 Layout Example | 36 | | | 7.10 Electrical Characteristics — IGN Wakeup 9 | 12 | 器件和文档支持 | 37 | | | <ol><li>7.11 Electrical Characteristics — Logic Pins PS,</li></ol> | | 12.1 器件支持 | 37 | | | IGN_PWRL, SS_EN9 | | 12.2 文档支持 | 37 | | | 7.12 Electrical Characteristics – Overtemperature | | 12.3 相关链接 | 37 | | | Protection | | 12.4 社区资源 | 37 | | | 7.13 Electrical Characteristics – Power Good 10 | | 12.5 商标 | 37 | | | 7.14 Switching Characteristics — Reference Voltage | | 12.6 静电放电警告 | 37 | | | (VOS_FB Pin) and Output Voltage (VOUT Pin) 10 | | 12.7 Glossary | 37 | | | 7.15 Switching Characteristics — Buck-Boost 11 | 13 | 机械、封装和可订购信息 | 37 | | | | | | | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 说明 | |----------|------|-------| | 2017年11月 | * | 初始发行版 | www.ti.com.cn #### 5 说明 (续) 可选的扩频选项(TPS55160-Q1 和 TPS55165-Q1)有助于降低辐射电磁干扰 (EMI)。利用内部环路补偿,无需使用外部补偿组件。在低功耗模式(TPS55160-Q1 和 TPS55165-Q1)下,该器件可实现小于 15μA 的静态电流,从而使汽车电子控制单元 (ECU) 能够保持在待机模式(例如侦听 CAN 模式),同时可满足 OEM 静态电流要求。可以禁用低功耗模式,从而强制转换器针对整个负载电流范围以 2MHz(典型值)的固定开关频率在完全连续模式下运行。电感器中的最大平均电流被限制在 2A 的典型值。 可以通过禁用转换器来最大限度地减少电池消耗。此外,该器件还提供电源正常 (PG) 引脚,以指示输出轨何时低于指定的容差。该器件还具有电源锁存功能,以允许外部微控制器单元 (MCU) 使输出电压在所需的时长内保持可用。 该器件采用 20 引脚 HTSSOP PowerPAD 封装。 ## 6 Pin Configuration and Functions ## **Pin Functions** | | 1 III I UIOGOIS | | | | | | | | |------|-----------------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN | | I/O <sup>(1)</sup> | TYPE <sup>(2)</sup> | DESCRIPTION | | | | | | NAME | NO. | 1/0 . / | TIFE | DESCRIPTION | | | | | | PGND | 1 | _ | G | Power-ground pin | | | | | | L1 | 2 | I | А | Buck power-stage switch node. Connect an inductor with a nominal value of 4.7 $\mu$ H between the L1 and L2 pins. | | | | | | BST1 | 3 | I | А | Bootstrap node for the buck power stage. Connect a 100-nF capacitor between this pin and the L1 pin. | | | | | | VINP | 4 | _ | Р | Supply-power input voltage. Connect this pin to the input supply line. | | | | | | VINL | 5 | _ | Р | Supply-input voltage for internal biasing. Connect this pin to the input supply line. | | | | | | IGN | 6 | I | D | Ignition-enable input signal. The ignition is enabled when this pin is high (1) and is disabled when this pin is low (0). | | | | | | PS | 7 | I | D | Logic-level input signal to enable and disable low-power mode. The power mode is low-power mode when this pin is high (1) and is normal mode when this pin is low (1). | | | | | - (1) I = Input Pin, O = Output Pin - (2) A = Analog Pin, D = Digital Pin, G = Ground Pin, P = Power Pin ## Pin Functions (continued) | PIN | | I/O <sup>(1)</sup> | <b>T</b> ( <b>DE</b> (2) | DECODINE | |-----------------------|-----|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0(1) | TYPE <sup>(2)</sup> | DESCRIPTION | | IGN_PWRL | 8 | I | D | Logic-level IGN power-latch signal. The IGN pin is latched when this pin is high (1) and is not latched when this pin is low (0). | | SS_EN | 9 | I | D | Configuration pin to enable and disable the spread-Spectrum. The spread-spectrum feature is enabled when this pin is open and disabled when this pin is low. | | PG_DLY | 10 | ı | А | Configuration pin for power-good delay time. Connect this pin to a resistor with a value from $10k\Omega$ to $100k\Omega$ to configure the PG delay time from 0.5 ms to 40 ms. Connect this pin to ground for the default PG delay time which is 2 ms (typical). | | VREG_Q <sup>(3)</sup> | 11 | I | Α | Quiet feedback pin for the gate-drive supply of the buck-boost power stages. This pin must be connected close to the top side of the 4.7-µF (typical) decoupling capacitor at the VREG output pin. | | VREG | 12 | 0 | Α | Gate-drive supply for the buck-boost power stages. Apply a 4.7-µF (typical) decoupling capacitor at this pin to the power ground. The VREG pin cannot drive external loads in the application. | | GND | 13 | _ | G | Analog ground | | VOS_FB | 14 | I | A | For the TPS55160-Q1 and TPS55162-Q1 devices, this pin is used to adjust the VOUT configuration. Connect this pin to a resistive feedback network with less than 1-M $\Omega$ total resistance between the VOUT pin, FB pin, and GND pin (analog ground). For the TPS55165-Q1 device, this pin is used to select the output voltage. The output voltage is set to 5 V when this pin is connected to the GND pin. The output voltage is 12 V when this pin is connected to the VREG pin. | | PG | 15 | 0 | D | Output power good pin. This pin is an open-drain pin. The status of the power-good output is good when this pin is high (1) and has a failure when this pin is low (0) | | VOUT_SEN<br>SE | 16 | I | Α | Sense pin for the buck-boost converter output voltage. This pin must be connected to the VOUT pin. | | VOUT | 17 | 0 | Α | Buck-boost converter output voltage | | GND | 18 | _ | G | Analog ground | | BST2 | 19 | I | Α | Bootstrap node for the boost power-stage. Connect a typical 100-nF capacitor between this pin and the L2 pin. | | L2 | 20 | I | А | Boost power-stage switch node. Connect an inductor with a nominal value of 4.7 $\mu\text{H}$ between the L1 and L2 pins. | | PowerPAD | | _ | _ | The thermal pad must be soldered to the power ground to achieve the appropriate power dissipation through the analog ground plane. | <sup>(3)</sup> The VREG\_Q pin must be connected to the VREG pin at all times while the device is in operation to prevent possible electrostatic overstress (EOS) damage to the device. ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) | POS | | | MIN | MAX | UNIT | |-------|---------------------------------------|-------------------------|------|-----|------| | M1.1 | Protected battery voltage | VINP, VINL | -0.3 | 40 | V | | M1.2 | Feedback voltage | VOS_FB | -0.3 | 5.5 | V | | M1.3 | Low-power mode input | PS | -0.3 | 40 | V | | M1.4 | Low-voltage inputs | IGN_PWRL, SS_EN, PG_DLY | -0.3 | 5.5 | V | | M1.5 | Ignition enable input | IGN | -7 | 40 | V | | M1.6 | Buck-boost output voltage | VOUT, VOUT_SENSE | -0.3 | 20 | V | | M1.7 | Gate-driver supply | VREG, VREG_Q | -0.3 | 5.5 | V | | M1.8 | Buck switching node voltage | L1 | -0.3 | 40 | V | | M1.9 | Boost switching node voltage | L2 | -0.3 | 20 | V | | M1.10 | Boot-strap overdrive voltage | BST1-L1, BST2-L2 | -0.3 | 5.5 | V | | M1.11 | Power-good output voltage | PG | -0.3 | 15 | V | | M1.12 | Ground | PGND, GND | -0.3 | 0.3 | V | | M2 | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | МЗ | Storage temperature, T <sub>stg</sub> | | -65 | 175 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | | | VALUE | UNIT | |------|--------------------|-------------------------|---------------------------------------------------------|---------------------------------|-------|------| | M4 | | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | M5.1 | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC | All pins | ±500 | V | | M5.2 | | alsoriarge | Q100-011 | Corner pins (1, 10, 11, and 20) | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | POS | | | MIN | MAX | UNIT | |-------|--------------------------------------------------------|--------------------------------------------------------|-----|-----|------| | R1.1a | | TPS55165-Q1 with VOS_FB pin connected to GND | 2 | 36 | V | | R1.1b | Supply voltage at VINP and VINL pins (after wake-up) | TPS55165-Q1 with VOS_FB pin connected to VREG | 4 | 36 | V | | R1.1c | | TPS55160-Q1 and TPS55162-Q1 | 3.6 | 36 | V | | R1.2a | Output voltage at VOUT and VOUT_SENSE pins | | | 12 | V | | R1.2b | Output voltage at PG pin | | | 5 | V | | R1.3 | Input voltage on IGN pin | | 0 | 36 | V | | R1.4 | Input voltage on logic pins IGN_PWRL, PS and SS | S_EN | 0 | 5 | V | | R1.5a | Input valtage on VOC ED nin | TPS55165-Q1 | 0 | 5 | V | | R1.5b | Input voltage on VOS_FB pin | TPS55160/2-Q1 | 0 | 8.0 | V | | R2.1 | Operating free air temperature, T <sub>A</sub> | | -40 | 125 | °C | | R2.2 | Operating virtual junction temperature, T <sub>J</sub> | Operating virtual junction temperature, T <sub>J</sub> | | | °C | <sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted #### 7.4 Thermal Information | | | TPS5516x-Q1 | | |----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | PWP (HTSSOP) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 35.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 19.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 16.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Electrical Characteristics — External Components Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|-----------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|-----------| | AN.1 | C <sub>OUT</sub> | Value of output ceramic capacitor | Connect between VOUT and PGND | 18 | 22 | 47 | μF | | AN.1a | ESR C <sub>OUT</sub> | Value of ESR of output capacitor, C <sub>OUT</sub> | | 0 | | 100 | mΩ | | AN.2 | C <sub>BST</sub> | Value of bootstrap ceramic capacitor | ESR < 10 m $\Omega$ . Connect between BST1 and L1 with respect to BST2 and L2 | | 100 | | nF | | AN.2a | ESR C <sub>BST</sub> | Value of ESR of bootstrap ceramic capacitor, C <sub>BST</sub> | | 0 | | 10 | mΩ | | AN3 | L | Value of inductor | Saturation current > 2.5 A, ESR < 30 m $\Omega$ | 3.3 | 4.7 | 6.2 | μΗ | | AN.3a | DCR L | Value of DCR of inductor | | 0 | | 40 | $m\Omega$ | | AN.4 | C <sub>IN</sub> | Value of supply input ceramic capacitor | 40-V compliant. Connect between VIN and PGND | 8.2 | 10 | | μF | | AN.4a | ESR C <sub>IN</sub> | Value of ESR of input capacitor, C <sub>IN</sub> | | 0 | | 100 | mΩ | | AN.5 | C <sub>VREG</sub> | Decoupling capacitor on VREG pin to ground | Connect between VREG and PGND | 3.9 | 4.7 | 5.6 | μF | | AN.5a | ESR C <sub>VREG</sub> | Value of ESR of input capacitor, $C_{\text{VREG}}$ | | 0 | | 10 | mΩ | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.6 Electrical Characteristics — Supply Voltage (VINP, VINL pins) | POS | 1 | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |------|-------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------| | 1.1a | | | | TPS55165-Q1 with VOS_FB pin connected to GND | 2 | 14 | 36 | V | | 1.1b | V <sub>IN</sub> | Operating supply input voltage | Applied at VINP and VINL pins, after device startup | TPS55165-Q1 with VOS_FB pin connected to VREG | 4 | 14 | 36 | V | | 1.1c | | | | TPS55160/2-Q1 | 3.6 | 14 | 36 | V | | 1.2 | V <sub>IN_startup</sub> | Minimum input voltage for startup | Applied at VINP and VINL pins; $T_J = 25^{\circ}C$ . This minimum voltage is required until VOUT > $PG_{TH\_UV}$ ; $I_{VOUT} < 400$ mA, $I_{VOUT} = 22$ $I_{WOUT} = 20$ | | 5.3 | | | V | | 1.3 | I <sub>SD</sub> | VIN Shutdown supply current | $V_{IN} = 12 \text{ V}, V_{IGN} = 0 \text{ V}, V_{PS} = 0 \text{ V}$<br>25°C | $V$ , $V_{IGN\_PWRL} = 0 V$ , $T_{J} =$ | | | 3 | μΑ | <sup>(1)</sup> The term $V_{IN}$ refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## Electrical Characteristics — Supply Voltage (VINP, VINL pins) (continued) Over operating free air temperature range $-40^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125°C and maximum junction temperature T<sub>J</sub> = 150°C and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | F | PARAMETER | TEST CONDITIONS | MIN | TYP M | AX | UNIT | |-----|----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----|------| | 1.4 | IQ | VIN Quiescent supply current | TPS55165-Q1: $V_{\text{IN}} = V_{\text{IGN}} = 12 \text{ V}, \ V_{\text{OUT}} = 5 \text{ V}, \ I_{\text{OUT}} = 0 \text{ mA}, \ T_{\text{J}} = 25^{\circ}\text{C}$ Device in low-power mode, Non-switching VOS_FB pin connected to GND | 0 | | 15 | μΑ | ## 7.7 Electrical Characteristics — Reference Voltage (VOS\_FB Pin) and Output Voltage (VOUT Pin) Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | 2.1a | V <sub>FB_NM_adj</sub> | Feedback voltage in normal mode for adjustable V <sub>OUT</sub> setting <sup>(2)</sup> | TPS55160/2-Q1: Measured at VOS_FB pin Resistive divider with total resistance < 1 M $\Omega$ connected between VOUT, VOS_FB, and GND pins | 0.784 | 0.8 | 0.816 | V | | 2.1b | V <sub>FB_NM_5V</sub> | Feedback voltage in normal mode for V <sub>OUT</sub> in fixed 5-V setting <sup>(2)</sup> | TPS55165-Q1: Measured at VOUT_SENSE pin VOS_FB pin connected to GND; VOUT pin connected to VOUT_SENSE | 4.9 | 5 | 5.1 | V | | 2.1c | V <sub>FB_NM_12V</sub> | Feedback voltage in normal mode for V <sub>OUT</sub> in fixed 12-V setting <sup>(2)</sup> | TPS55165-Q1: Measured at VOUT_SENSE pin VOS_FB pin connected to VREG; VOUT pin connected to VOUT_SENSE | 11.76 | 12 | 12.24 | V | | 2.2a | $V_{FB\_PS\_adj}$ | Feedback voltage in low-power mode for adjustable V <sub>OUT</sub> setting <sup>(3)</sup> | TPS55160/2-Q1: Measured at VOS_FB pin Resistive divider with total resistance < 1 M $\Omega$ connected between VOUT, VOS_FB, and GND pins | 0.776 | 0.8 | 0.824 | V | | 2.2b | V <sub>FB_PS_5V</sub> | Feedback voltage in low-power mode for V <sub>OUT</sub> in 5-V setting <sup>(3)</sup> | TPS55165-Q1: Measured at VOUT_SENSE pin VOS_FB pin connected to GND; VOUT pin connected to VOUT_SENSE | 4.85 | 5 | 5.15 | V | | 2.2c | V <sub>FB_PS_12V</sub> | Feedback voltage in low-power mode for V <sub>OUT</sub> in 12-V setting <sup>(3)</sup> | TPS55165-Q1: Measured at VOUT_SENSE pin VOS_FB pin connected to VREG; VOUT pin connected to VOUT_SENSE | 11.64 | 12 | 12.36 | V | | 2.3 | V <sub>OUT_OL</sub> | Adjustable output voltage range | TPS55160/2-Q1:<br>Measured at VOUT_SENSE pin | 5.7 | | 9 | V | | 2.6 | Rpd <sub>VOUT</sub> | Pulldown discharge resistance at VOUT | Device in OFF state, INIT state, or PRE_RAMP state; $V_{IGN} = 0 \text{ V}$ , $V_{PS} = 0 \text{ V}$ , $V_{IGN\_PWRL} = 0 \text{ V}$ | 250 | 365 | 850 | Ω | <sup>(1)</sup> The term $V_{\text{IN}}$ refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). #### 7.8 Electrical Characteristics — Buck-Boost <sup>(2)</sup> V<sub>PS</sub>= 0 V; Average DC value excluding ripple and load transients for V<sub>IN</sub> and load current ranges as specified in I<sub>VOUT</sub>. Inclusive DC line and load regulation, temperature drift, and long term drift. <sup>(3)</sup> V<sub>PS</sub>= 5 V; Average DC value excluding ripple and load transients for V<sub>IN</sub> and load current ranges as specified in I<sub>VOUT</sub>. Inclusive DC line and load regulation, temperature drift, and long term drift. <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## **Electrical Characteristics — Buck-Boost (continued)** | POS | PA | ARAMETER | TI | EST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|---------------------------------|-------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------| | 3.1a | | | | 6 V ≤ V <sub>IN</sub> ; DCR ≤ 40 mΩ | 1 | | | Α | | 3.1b | | Max output current in | TPS55165-Q1 with | $3.8 \text{ V} \leq \text{V}_{\text{IN}} \leq 6 \text{ V}; \text{ DCR} \leq 40 \text{ m}\Omega$ | 800 | | | | | 3.1c | I <sub>OUT_5V</sub> | normal operation for VOUT in 5-V setting | VOS_FB pin connected to GND | $2.3 \text{ V} \le \text{V}_{IN} < 3.8 \text{ V}$ ; DCR ≤ 40 mΩ | 400 | | | mA | | 3.1d | | | 00111100100 10 0112 | 2 V ≤ V <sub>IN</sub> < 2.3 V; DCR ≤ 40 mΩ | 200 | | | • | | 3.1e | | | TDCCC4CC O4 with | 14 V ≤ V <sub>IN</sub> ; DCR ≤ 40 mΩ | 800 | | | | | 3.1f | | Max output current in | TPS55165-Q1 with VOS_FB pin | 9.2 V≤ V <sub>IN</sub> ≤ 14 V; DCR ≤ 40 mΩ | 600 | | | • | | 3.1g | I <sub>OUT_12V</sub> | normal operation for VOUT in 12-V setting | connected to | 5.6 V≤ V <sub>IN</sub> < 9.2 V; DCR ≤ 40 mΩ | 300 | | | mA | | 3.1h | | | VREG | $4 \text{ V} \le \text{V}_{\text{IN}} < 5.6 \text{ V}; \text{ DCR} \le 40 \text{ m}\Omega$ | 150 | | | • | | 3.2a | | | | $(V_{OUT} + 2V) \le V_{IN}$ ; DCR $\le 40 \text{ m}\Omega$ | 800 | | | • | | 3.2b | | Max output current in normal operation for | TPS55160-Q1 and | $0.76 * V_{OUT} \le V_{IN} \le (V_{OUT} + 2V);$<br>DCR $\le 40 \text{ m}\Omega$ | 600 | | | mA | | 3.2c | I <sub>OUT_adj_</sub> VoutH | adjustable configuration, 8V < | TPS55162-Q1,<br>8V < V <sub>OUT</sub> ≤ 9V | $0.46 * V_{OUT} \le V_{IN} < 0.76 * V_{OUT};$<br>DCR $\le 40 \text{ m}\Omega$ | 300 | | | mA | | 3.2d | | V <sub>OUT</sub> ≤ 9V | | $3.6 \text{ V} \le \text{V}_{\text{IN}} < 0.46 \text{ * V}_{\text{OUT}}; \text{ DCR} \le 40 \text{ m}\Omega$ | 150 | | | mA | | 3.2e | | Max output current in | | $(V_{OUT} + 1V) \le V_{IN}$ ; DCR $\le 40 \text{ m}\Omega$ | 800 | | | | | 3.2f | I <sub>OUT_adj_VoutL</sub> | normal operation for adjustable | TPS55160-Q1 and TPS55162-Q1, | 0.76 * $V_{OUT} \le V_{IN} < (V_{OUT} + 1V)$ ;<br>DCR ≤ 40 mΩ | 600 | | | • | | 3.2g | - ,- | configuration, 5.7V ≤ V <sub>OUT</sub> ≤ 8V | 5.7V ≤ V <sub>OUT</sub> ≤ 8V | $3.6 \text{ V} \le \text{V}_{\text{IN}} < 0.76 \text{ * V}_{\text{OUT}}; \text{ DCR} \le 40 \text{ m}\Omega$ | 300 | | | mA | | 3.11 | I <sub>OUT_PS</sub> | Max output current in low-power mode | | | 50 | | | | | 3.3 | R <sub>dson</sub> _<br>BUCK_HS | On-resistance buck-<br>stage high-side (HS)<br>FET | | | | 150 | 300 | $m\Omega$ | | 3.4 | R <sub>dson</sub> _<br>BUCK_LS | On-resistance buck-<br>stage low-side (LS)<br>FET | | | | 150 | 300 | mΩ | | 3.5 | R <sub>dson</sub> _<br>BOOST_HS | On-resistance boost-<br>stage HS FET | | | | 150 | 300 | mΩ | | 3.6 | R <sub>dson</sub> _<br>BOOST_LS | On-resistance boost-<br>stage LS FET | | | | 150 | 300 | mΩ | | 3.7 | I <sub>SW_limit</sub> | Peak current limit for<br>HS buck, LS buck, and<br>LS boost | Device in normal op- | erating mode | 2 | 3.5 | 4.5 | Α | | 3.9 | I <sub>CoilAvglimit</sub> | Average coil current limit | Device in normal op | erating mode; L = 4.7 μH | | 2 | 2.8 | Α | | 3.20a | V <sub>TLDSR_5V_100</sub> | Transient load step response for VOUT in 5-V setting | VOS_FB pin connec | sured at VOUT_SENSE pin;<br>eted to GND; V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0.1<br>= 1 µs, C <sub>OUT</sub> = 47 µF | | 5 | | | | 3.20b | V <sub>TLDSR_5V_500</sub> | Transient load step response for VOUT in 5-V setting | | sured at VOUT_SENSE pin;<br>eted to GND; V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0.5<br>1 µs, C <sub>OUT</sub> = 47 µF | | 5 | | | | 3.21a | V <sub>RIPPLE_5V</sub> | Output ripple for VOUT in 5-V setting | | sured at VOUT_SENSE pin;<br>ted to GND; V <sub>IN</sub> = 12V, I <sub>OUT</sub> = 1 A, | | 5.5 | | mVpp | | 3.21b | V <sub>RIPPLE_12V</sub> | Output ripple for VOUT in 12-V setting | | sured at VOUT_SENSE pin;<br>cted to VREG; V <sub>IN</sub> = 14V, I <sub>OUT</sub> = 0.8 | | 5 | | mVpp | ## 7.9 Electrical Characteristics — Undervoltage and Overvoltage Lockout Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | P.A | ARAMETER | TEST CO | ONDITIONS | MIN | TYP MAX | UNIT | |------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|---------|------| | 4.1a | 10/10 | V <sub>IN</sub> Undervoltage (UV) V <sub>IN</sub> Undervoltage (UV) V <sub>IN</sub> Undervoltage (UV) V <sub>IN</sub> Undervoltage (UV) | | 1.8 | 2 | V | | | 4.1b | lockout threshold | | V <sub>IN</sub> < UVLO<br>Device is in normal<br>operating mode | TPS55165-Q1 with VOS_FB pin connected to VREG | 3.6 | 4 | V | | 4.1c | UVLO | V <sub>IN</sub> Undervoltage (UV) lockout threshold | V <sub>IN</sub> voltage decreasing;<br>Device turned-off when<br>V <sub>IN</sub> < UVLO<br>Device is in normal<br>operating mode | TPS55160-Q1 and TPS55162-Q1 | 1.8 | 2 | V | | 4.2 | OVLO | V <sub>IN</sub> Overvoltage (OV) lockout threshold | V <sub>IN</sub> voltage increasing; Device stops switching when V <sub>IN</sub> > OVLO, and recovers when V <sub>IN</sub> < OVLO and IGN = 1 Device is in normal operating mode | | 36 | 40 | V | | 4.9 | V <sub>OUT_PROT_OV</sub> | VOUT OV protection | Device is in normal operati | ng mode | 110% | 125% | | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.10 Electrical Characteristics — IGN Wakeup Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | 10001111 | commended operating input supply range (unless otherwise noted) | | | | | | | | | | | |----------|-----------------------------------------------------------------|---------------------------------------|----------------------------------------------------------|------|-----|------|------|--|--|--|--| | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | 5.1a | IGN <sub>WAKE</sub> | IGN wake-up threshold | V <sub>IGN</sub> voltage increasing to wake-up device | 2.5 | 3.1 | 3.7 | V | | | | | | 5.1b | IGN <sub>PD</sub> | IGN power-down threshold | V <sub>IGN</sub> voltage decreasing to power-down device | 1.5 | 2.1 | 2.7 | V | | | | | | 5.2 | IGN <sub>HYST</sub> | IGN wake-up hysteresis | | 0.76 | 1 | 1.35 | V | | | | | | 5.3a | I_IGN <sub>36V</sub> | IGN pin forward input current at 36 V | V <sub>IGN</sub> = 36 V | 11 | 17 | 30 | μΑ | | | | | | 5.3b | I_IGN <sub>12V</sub> | IGN pin forward input current at 12 V | V <sub>IGN</sub> = 12 V | 2.3 | 3.7 | 7.1 | μΑ | | | | | | 5.5 | I_IGN <sub>rev</sub> | IGN pin reverse current | $V_{IGN} = -7 \text{ V}$ | | 370 | 650 | μΑ | | | | | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.11 Electrical Characteristics — Logic Pins PS, IGN\_PWRL, SS\_EN | POS | P/ | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|-------------------------------|--------------------------------------------------------------------------|------------------------------|------|-----|------|------| | 6.1 | V <sub>LOGIC_IN_HIGH</sub> | Logic input low-to-high<br>threshold for pins<br>IGN_PWRL PS, and SS_EN | Device in power-up condition | 2 | | | V | | 6.2 | V <sub>LOGIC_IN_LOW</sub> | Logic Input high-to-low<br>threshold for pins<br>IGN_PWRL, PS, and SS_EN | Device in power-up condition | | | 0.74 | V | | 6.3 | V <sub>LOGIC_IN_HYST</sub> | Logic input hysteresis for pins IGN_PWRL, PS, and SS_EN | Device in power-up condition | 0.15 | | 0.39 | V | | 6.4 | R <sub>LOGIC_IN_PD</sub> | Pulldown resistance on PS pin to GND | | 35 | 70 | 111 | kΩ | | 6.5 | I <sub>pull-up_SS_EN</sub> | Pullup current on SS_EN pin | | 85 | | 266 | μΑ | | 6.6 | I <sub>pull-up_IGN_PWRL</sub> | Pullup current on IGN_PWRL pin | | 1 | | 8 | μΑ | <sup>(1)</sup> The term $V_{IN}$ refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ZHCSH41 – NOVEMBER 2017 www.ti.com.cn ## 7.12 Electrical Characteristics – Overtemperature Protection Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|-------------------|-----------------------------------------------|-----------------|-----|-----|-----|------| | 7.1 | T <sub>PROT</sub> | Overtemperature shutdown protection threshold | | 175 | | 210 | ů | | 7.2 | T <sub>HYS</sub> | Overtemperature shutdown hysteresis | | | 30 | | | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). #### 7.13 Electrical Characteristics - Power Good Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|------|------|-----|------| | | | | Deviation from nominal V <sub>OUT</sub> to assert PG low, in normal mode | -10% | | -5% | | | 8.1 | PG <sub>TH_UV</sub> | PG threshold undervoltage | Deviation from nominal V <sub>OUT</sub> to assert PG low, during low power mode to normal mode transition | | -12% | | | | | | | Deviation from nominal V <sub>OUT</sub> to assert PG low, in low power mode | -20% | | -5% | | | 8.2 | $V_{PG\_LOW}$ | PG output-low voltage | IPGL ≤ 1mA | | | 0.4 | V | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.14 Switching Characteristics — Reference Voltage (VOS\_FB Pin) and Output Voltage (VOUT Pin) | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | TINU | |-----|-------------------------|-------------------|--------------------------------------------------------------------------------|-----|-----|-----|------| | 2.5 | t <sub>start_VOUT</sub> | VOUT startup time | $L=4.7~\mu H,~C_{OUT}=22~\mu F;~V_{OUT}$ rising from 10% to 90% of final value | | 1.5 | | ms | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.15 Switching Characteristics — Buck-Boost Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------| | 3.8 | t <sub>blank_lswlim</sub> | Time until peak current limit is active | V <sub>IN</sub> = 14 V | 40 | | 70 | ns | | 3.11 | $f_{\sf SW}$ | Switching frequency without<br>Spread-Spectrum | V <sub>IN_max</sub> = 27 V | 1860 | 2000 | 2140 | kHz | | 3.12 | f <sub>SW_SS</sub> | Switching frequency with Spread-<br>Spectrum Enabled | V <sub>IN_max</sub> = 27 V; SS_EN pin not connected to GND; Device in buck operation | 1800 | 2100 | 2400 | kHz | | 3.14 | t <sub>on_Min_Buck</sub> | Minimum on time in buck operation | Device in normal operation mode | | 55 | 65 | ns | | 3.15 | t <sub>on_Max_Boost</sub> | Maximum on time in boost operation | Device in normal operation mode | 350 | 400 | 450 | ns | | 3.16 | t <sub>on_Max_Bst_L</sub> | Maximum boost on time in power save mode | | | 4 | | μs | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.16 Switching Characteristics — Undervoltage and Overvoltage Lockout Over operating free air temperature range $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125^{\circ}\text{C}$ and maximum junction temperature $\text{T}_{\text{J}} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|----------------------------|-----------------------------------------|-----------------|-----|-----|-----|------| | 4.3 | t <sub>degl_VINUVOV</sub> | V <sub>IN</sub> UV and OV deglitch time | | 40 | 50 | 60 | μs | | 4.8 | t <sub>degl_VREGUVOV</sub> | VREG UV and OV deglitch time | | | 10 | | μs | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.17 Switching Characteristics — IGN Wakeup Over operating free air temperature range $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|-----------------------------|------------------------------------------------------------|-----------------|-----|-----|-----|------| | 5.6 | IGN_deg | IGN deglitch filter time | | 7.5 | | 22 | ms | | 5.7 | IGN <sub>startup_time</sub> | Time from IGN high till VOUT crossing 95% of the end-value | | | | 25 | ms | <sup>(1)</sup> The term VIN refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.18 Switching Characteristics — Logic Pins PS, IGN\_PWRL, SS\_EN | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|-----------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 6.7 | t <sub>Delay_IGN_PWRL</sub> | Input Delay time for IGN_PWRL pin | Delay time betweein the toggling of the IGN_PWRL pin and the state change of the signal inside the device | 213 | 256 | 272 | μs | | 6.8a | t <sub>Delay_PS_L2H</sub> | Input Delay time for PS pin pulling high | Delay time between pullping the PS high and the device enters low-power mode | 59 | | 136 | μs | | 6.8b | t <sub>Delay_PS_H2L</sub> | Input Delay time for PS pin going low | Delay time between releasing the PS pin and the device enters normal mode from low-power mode | 262 | | 510 | μs | <sup>(1)</sup> The term V<sub>IN</sub> refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.19 Switching Characteristics - Power Good Over operating free air temperature range $-40^{\circ}\text{C} \leq T_{A} \leq 125^{\circ}\text{C}$ and maximum junction temperature $T_{J} = 150^{\circ}\text{C}$ and recommended operating input supply range (unless otherwise noted)<sup>(1)</sup> | POS | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|------------------------|--------------------------------------|--------------------------------------|-----|-----|-----|------| | 8.3 | PG <sub>Deglitch</sub> | PG deglitch filter time | | 45 | 50 | 55 | μs | | 8.4a | | | PG_DLY Shorted to VREG | | 40 | | | | 8.4b | | PG extension time (rising edge only) | 100 kΩ between PG_DLY and GND | | 30 | | ms | | 8.4c | PG <sub>exttime</sub> | | 10 k $\Omega$ between PG_DLY and GND | | 4 | | ms | | 8.4d | 3.4d | | PG_DLY grounded | 0.7 | | | ms | <sup>(1)</sup> The term $V_{IN}$ refers to the voltage on all supply pins VINP and VINL (unless otherwise noted). ## 7.20 Typical Characteristics www.ti.com.cn ## Typical Characteristics (接下页) ## TEXAS INSTRUMENTS ## Typical Characteristics (接下页) www.ti.com.cn ZHCSH41 – NC #### 8 Detailed Description #### 8.1 Overview The control circuit of the TPS5516x-Q1 buck-boost converter is based on an average current-mode topology. The control circuit also uses input and output voltage feedforward. Changes of input and output voltage are monitored and the duty cycle in the modulator is immediately adapted to achieve a fast response to those changes. The voltage error amplifier gets its feedback input from the VOS\_FB pin. The feedback voltage is compared with the internal reference voltage to generate a stable and accurate output voltage. The buck-boost converter uses four internal N-channel MOSFETs to maintain synchronous power conversion at all possible operating conditions. This feature enables the device to keep high efficiency over a wide input voltage and output power range. To avoid ground shift problems caused by the high currents in the switches, separate ground pins (GND and PGND) are used. The reference for all control functions are the GND pins. The power switches are connected to the PGND pins. Both grounds must be connected on the PCB at only one point which is ideally close to the GND pin. Because of the 4-switch topology, the load is always disconnected from the input during shutdown of the converter. To drive the high-side switches of the buck and the boost power stages, the buck-boost converter requires external boot-strapping ceramic capacitors with low ESR. These bootstrap capacitors are charged by the VREG supply. The VREG supply requires a low-ESR ceramic capacitor for loop stabilization, and must not be loaded by the external application. The VREG supply is also used to drive the low-side switches of the buck and boost power stages. At device start-up, the VREG pin is supplied by the input voltage. When the buck-boost output voltage is greater than its power-good threshold (the PG pin is high), the VREG pin is supplied by the output voltage to reduce power dissipation. The device can be enabled with the IGN pin, and, when enabled, the device has a power-latch function which can be selected with the IGN\_PWRL pin. This function allows an external MCU to keep TPS5516s-Q1 device on even after the IGN pin goes low. For the TPS55160-Q1 and TPS55165-Q1 devices, the operation mode of the buck-boost converter can be selected through the PS pin. When the PS pin is low, the buck-boost operates in normal mode with a constant fixed switching frequency. When the PS pin is high, the buck-boost operates in low-power mode with pulse-frequency modulation. The TPS55160-Q1 and TPS55165-Q1 devices also have a frequency spread-spectrum option that can be enabled or disabled through the SS\_EN pin. The output voltage of the TPS55165-Q1 device is selected as a fixed 5 V or fixed 12 V through the VOS\_FB pin. The TPS55160-Q1 and TPS55162-Q1 devices have an adjustable output voltage from 5.7 V to 9 V through an external feedback network. ## 8.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated #### 8.3 Feature Description ### 8.3.1 Spread-Spectrum Feature The TPS55160-Q1 and TPS55165-Q1 devices have a spread-spectrum feature to modulate the switching frequency through a pseudo-random algorithm. This spread-spectrum feature is enabled and disabled through the SS\_EN pin. When the SS\_EN pin is unconnected, the spread-spectrum feature is enabled. The SS\_EN pin is internally pulled up with a pullup current between 100 $\mu$ A and 200 $\mu$ A. When the SS\_EN pin is connected to ground, the spread-spectrum feature is disabled. This feature can only be enabled when the device is in normal mode with step-down operation. This feature cannot be enabled in low-power mode. #### 8.3.2 Overcurrent Protection The buck-boost regulator has two ways of protecting against overcurrent conditions. When the buck-boost is in regulation (essentially the output voltage is at the target voltage), the average current limit provides the protection against overcurrent conditions. When the average current limit is activated (essentially the maximum inductor average current is reached), the output voltage gradually decreases, but the control loop tries to maintain the target output voltage. So when the overcurrent condition clears before the buck-boost control circuit gets too far out of regulation, the output voltage gradually reaches its target voltage level again. The buck-boost regulator limits the peak-overcurrent in the power MOSFETs. When such a peak-overcurrent event occurs, the buck-boost regulator shuts down and restarts after 5.5 $\mu$ s. If three peak-overcurrent events occur, and the time between each of these peak-overcurrent events is less than 10 $\pi$ s, the device goes into the PRE\_RAMP state and a 12-ms time-out is started. The device restarts and goes from the PRE\_RAMP state to the RAMP state after this 12-ms time-out expires and the IGN pin is high. When the device operates in low-power mode, both the average current limit and the peak-current limit protection functions are disabled. #### 8.3.3 Overtemperature Protection The internal Power-MOSFETs are protected against excess power dissipation with junction overtemperature protection. In case of a detected overtemperature condition, the TPS55165-Q1 device goes to the PRE\_RAMP state (the buck-boost regulator is switched off and the VREG supply is enabled) and a 12-ms time-out is started when the overtemperature condition is cleared. The device restarts in the PRE\_RAMP state after this 12-ms time-out expires, the overtemperature condition disappeared, and the IGN pin is high. When the device operates in low-power mode, this overtemperature protection function is disabled. ## 8.3.4 Undervoltage Lockout and Minimum Start-Up Voltage The TPS55165-Q1 device has an undervoltage lockout (UVLO) function. When the device operates in normal mode (the PS pin is low), this UVLO function puts the device in the OFF state when the input voltage is less than the UVLO threshold. The device restarts when the IGN pin is high and the input voltage is greater than or equal to the minimum input voltage for startup, which must be maintained until the output voltage is greater than the PG undervoltage threshold. When the device operates in low-power mode, this UVLO function is disabled. #### 8.3.5 Overvoltage Lockout The TPS55165-Q1 device has an overvoltage lockout (OVLO) function. When the input voltage is greater than the OVLO threshold while the device operates in normal mode (the PS pin is low), this OVLO function puts the device in the PRE\_RAMP state (the buck-boost regulator is switched off and the VREG supply is enabled), and a 12-ms time-out starts. The device restarts in the PRE\_RAMP state after this 12-ms time-out expires, the input voltage is less than the OVLO threshold, and the IGN pin is high. When the device operates in low-power mode, this OVLO function is disabled. ## Feature Description (接下页) #### 8.3.6 VOUT Overvoltage Protection When the device operates in normal mode (the PS pin is low) and the output voltage is greater than or equal to the VOUT overvoltage protection, the device goes to the PRE\_RAMP state (the buck-boost regulator is switched-off and the VREG supply is enabled) and a 12-ms time-out starts when the output voltage is less than the VOUT overvoltage protection. The device restarts in the PRE\_RAMP state after this 12-ms time-out expires, the output voltage is less than the VOUT overvoltage protection, and the IGN pin is high. When the device operates in low-power mode, this VOUT overvoltage protection function is disabled. #### 8.3.7 Power-Good Pin The power-good (PG) pin is a low-side FET open-drain output which is released as soon as the output voltage is greater than the PG undervoltage threshold (essentially the output voltage is rising) and the extension time (PG<sub>exttime</sub>) is expired. The intended usage of this pin is to release the reset of an external MCU. Therefore, the logic-input signals (IGN\_PWRL and PS) are considered to be valid only when the PG pin reaches the high level. When the output voltage is less than the PG undervoltage threshold (essentially the output voltage is falling) for a time longer than the PG deglitch filter time, the PG pin is pulled low. When the PG pin is low, the level of the PS and IGN\_PWRL pins is interpreted as low, regardless of the actual level. The device goes to the OFF state if the IGN pin is low under this condition. For more information on the behavior of the PG pin for rising and falling output voltage, see 16 through 20. The PG pin is operational in low-power mode. The PG extension time can be configured by connecting the PG\_DLY pin to the VREG pin, the GND pin, or through an external resistor with a value from 10 k $\Omega$ to the GND pin. The extension time is as follows for the listed configurations: - When the PG\_DLY pin is shorted to the VREG pin, the typical PG extension time is 40 ms. - When the PG\_DLY pin is connected to the GND pin, the typical PG extension time is 0.6 ms. - When the external resistor between the PG\_DLY and GND pins has a value of 10 k $\Omega$ , the typical PG extension time is 3 ms. - When the external resistor between pin the PG\_DLY and GND pins has a value of 100 kΩ, the typical PG extension time is 30 ms. #### 8.4 Device Functional Modes #### 8.4.1 State Diagram 15 shows the state diagram. #### Note: - The 12-ms time-out from the PRE\_RAMP state to the RAMP state starts only when all conditions for going to the RAMP state are satisfied. As soon as one of these conditions is violated, the 12-ms time-out is reset. - The oscillator is turned off in low-power mode. The oscillator is turned back on upon detecting a negative edge on the PS pin, or a negative edge on the PG pin which requires the device to go out of low-power mode and enter normal mode again. ## 图 15. State Diagram 19 版权 © 2017, Texas Instruments Incorporated #### 8.4.2 Modes of Operation The operational mode of the buck-boost converter is selected through the PS pin. When the PS pin is low, the buck-boost operates in normal mode with a constant fixed switching frequency. When the PS pin is high, the buck-boost operates in low-power mode with pulse-frequency modulation. #### 8.4.2.1 Normal Mode To regulate the output voltage at all possible input voltage conditions, the buck-boost converter automatically switches from step-down operation to boost operation and back as required by the configuration. The regulator always uses one active switch, one rectifying switch, one always-on switch, and one always-off switch. Therefore, the regulator operates as a step-down converter (buck) when the input voltage is higher than the output voltage, and as a boost converter when the input voltage is lower than the output voltage. In normal mode, no mode of operation is available in which all four switches are permanently switching. Controlling the switches in this way allows the converter to maintain high efficiency at the most important point of operation; when the input voltage is close to the output voltage. The RMS current through the switches and the inductor is kept at a minimum to minimize switching and conduction losses. For the remaining two switches, one is kept permanently on and the other is kept permanently off which causes no switching losses. In normal mode, the converter operates in full continuous mode at a fixed switching frequency of 2 MHz (typical) for the entire load-current range, even with no load at the output. No pulse-skipping should occur for supply voltages from 2 V to 27 V. #### 8.4.2.2 Low-Power Mode When the buck-boost converter is in low-power mode, the output voltage is monitored with a comparator with its threshold at the regulation target voltage. When the buck-boost regulator goes to low-power mode, the converter temporary stops operating and the output voltage drops. The slope of the output voltage depends on the load and output capacitance. As the output voltage decreases to less than the regulation target voltage, the device ramps up the output voltage again by giving one or several pulses until the output voltage exceeds the regulation target voltage. In low-power mode, the buck-boost operates in 4-switch mode, which allows regulation at the target output voltage regardless of whether the input voltage is greater than or less than the target output voltage value. After the device enters low-power mode, the internal oscillator is turned off. As a result of the oscillator being turned off, all signal deglitching functions are disabled while the device is in low-power mode. These functions include the $V_{\text{IN}}$ and VREG OV and UV signal deglitch functions, and the IGN input signal deglitch function. #### 8.4.3 Power-Up and Power-Down Sequences A. The actual ramp-down time of the output voltage depends on external load conditions. 图 16. Power-Up and Power-Down Sequence With Normal Mode and Low-Power Mode, Without Usage of IGN\_PWRL 图 17 shows the power-up and power-down sequence with usage of the IGN\_PWRL pin. A. The actual ramp-down time of the output voltage depends on external load conditions. 图 17. Power-Up and Power-Down Sequence With Normal Mode and Low-Power Mode, With Usage of IGN\_PWRL ZHCSH41 - NOVEMBER 2017 www.ti.com.cn 图 18 shows a power-up and power-down sequence in low-Power mode with the IGN pin low. 图 18 shows that after the device is powered on in the OFF state, the device is in low-power mode when the PS pin is high regardless of what was applied on the IGN and IGN\_PWRL input pins. The actual ramp-down time of the output voltage depends on external load conditions. 图 18. Power-Up and Power-Down Sequence With Low-Power Mode When IGN and IGN\_PWRLare low (Essentially When the ECU is in Sleep or Standby mode) 图 19 shows that when the device starts in the OFF state, the buck-boost converter always enters normal mode first, even when the PS pin was previously set high. The device can only enter low-power mode when the PG output pin is set high. 图 19 also shows that the device does not start-up as long as the IGN pin is low. A. The actual ramp-down time of the output voltage depends on external load conditions. Note: The buck-boost converter always enters normal mode first after ramp up before it can enter low-power mode. 图 19. Power-Up Behavior With PS Pin Previously Set High ZHCSH41 - NOVEMBER 2017 www.ti.com.cn 🛚 20 shows that the device only can start-up in the OFF state when the IGN pin is high. Setting the IGN\_PWRL pin before the IGN pin is high does not start-up the device. ■ 20 also shows that the IGN\_PWRL signal is only valid after the PG pin is high and the PG<sub>Deglitch</sub> time has elapsed. The actual ramp-down time of the output voltage depends on external load conditions. The device does not start-up until the IGN pin is high. The IGN power-latch is only be set after the PG pin is high. Note: 图 20. Power-Up Behavior With IGN\_PWRL Set High Prior to High IGN #### 8.4.4 Soft-Start Feature On power up, the device has a soft-start feature which ramps the output of the regulator at a steady slew rate. The soft-start ramp time is 0.5 ms by default. When the device pulls the PG pin low because of a VOUT undervoltage condition while the device is in normal mode, the device stays in normal mode and tries to get to the VOUT level again without soft-start slew-ramp control. #### 8.4.5 Pulldown Resistor on VOUT When the buck-boost regulator is disabled (in the OFF state, INIT state, and PRE\_RAMP state), an internal active pulldown circuit (specified as Rpd<sub>VOUT</sub> in the *Electrical Characteristics* — *Reference Voltage* (VOS\_FB Pin) and Output Voltage (VOUT Pin) table) pulls down the VOUT pin. #### 8.4.6 Output Voltage Selection The configuration of the output voltage is selectable through the VOS\_FB pin. The fixed output voltage of the TPS55165-Q1 device is 5 V when the VOS\_FB pin is connected to ground and is 12 V when the VOS\_FB pin is connected to the VREG pin. For the TPS55165-Q1 device in the 5-V configuration (VOS\_FB pin connected to ground), the UVLO threshold is set to less than 2 V. When the TPS55165-Q1 device is in the 12-V configuration (VOS\_FB pin connected to the VREG pin), the UVLO threshold is set to less than 3.6 V. For the TPS55162-Q1 device, the UVLO threshold is also set to less than 3.6 V. For the adjustable output voltage of the TPS55160-Q1 and TPS55162-Q1 devices, connect the VOS\_FB pin to the external feedback network. The total resistance of this external feedback network must be less than 1 $M\Omega$ (essentially, this value must be similar to or less than the implemented total resistance of the implemented internal feedback network for the 12 V setting). www.ti.com.cn ZHCSH41-NOVEMBER 2017 ## **Application and Implementation** 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The TPS5516x-Q1 family of devices is a high-voltage synchronous buck-boost DC-DC converter with all four power MOSFETs integrated. Each device in the device family can produce a well-regulated output voltage from a widely-varying input voltage source such as an automotive car battery. If the input voltage is higher than the output voltage, the TPS5516x-Q1 device operates in step-down mode. If the input voltage is lower than the output, the device operates in step-up mode. If the input voltage is equal or close to the output voltage, the device operates between the step-down and step-up mode. The buck-boost overlap control ensures automatic and smooth transition between step-down and step-up (This is ok. Step-up and step-down modes were mentioned in the first page of the spec)modes with optimal efficiency. The output voltage of the TPS55165-Q1 device can be set to a fixed level of 5 V or 12 V. The output voltage of the TPS55160-Q1 and TPS55162-Q1 devices is programmable from 5.7 V to 9 V. #### 9.1.1 Application Circuits for Output Voltage Configurations 图 21 and 图 22 show the application diagrams for the adjustable output configuration. Copyright © 2017, Texas Instruments Incorporated 图 21. TPS55160-Q1 Application Diagram for Adjustable Output Voltage ## Application Information (接下页) Copyright © 2017, Texas Instruments Incorporated ## 图 22. TPS55162-Q1 Application Diagram for Adjustable Output Voltage Use 公式 1 to calculate the output voltage. $$V_{OUT} = \frac{R1 + R2}{R2} \times V_{FB}$$ where V<sub>FB</sub> is 0.8 V (see Electrical Characteristics — Reference Voltage (VOS\_FB Pin) and Output Voltage (VOUT Pin)). ## Application Information (接下页) ■ 23 shows the TPS55165-Q1 device in the 5-V configuration. Copyright © 2017, Texas Instruments Incorporated 图 23. TPS55165-Q1 Application Diagram for 5-V Voltage ## TEXAS INSTRUMENTS ## Application Information (接下页) 图 24 shows the TPS55165-Q1 device in the 12-V configuration. Copyright © 2017, Texas Instruments Incorporated 图 24. TPS55165-Q1 Application Diagram for 12-V Voltage #### **CAUTION** For TPS55165-Q1 in 12-V configuration (VOS\_FB is shorted to VREG), the PG pin must be tied to an external 5-V supply through a pullup resistor. Tying the PG pin to a supply greater than 5.5 V could damage the device in the unlikely event of a shortage between the PG pin and the adjacent VOS\_FB pin, which is tied to the VREG pin in the 12-V output configuration. The absolute-maximum voltage rating of the VREG pin is 5.5 V. www.ti.com.cn #### 9.2 Typical Application The TPS5516x-Q1 family of devices requires a minimum number of external components to implement a buckboost converter. 25 shows the typical schematic for the TPS55165-Q1 device in the 5-V configuration. Copyright © 2017, Texas Instruments Incorporated 图 25. TPS55165-Q1 Buck-Boost Converter for Fixed 5-V Output #### 9.2.1 Design Requirements 表 1 lists the design requirements for 图 25. 表 1. Design Requirements | | PARAMETER | VALUE | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------| | V <sub>IN_MIN</sub> | The least input voltage after startup. The $I_{OUT\_MAX}$ load current deratings listed in this table apply for $V_{IN}$ < 5.3 V. | 2 V | | V <sub>IN_startup</sub> | The minimum input voltage required for startup. | > 5.3 V | | $V_{IN\_MAX}$ | The greatest input voltage after startup. | 36 V | | V <sub>OUT</sub> | The output voltage. | 5 V | | | The maximum output current at V <sub>IN</sub> ≥ 5.3 V | 1 A | | $I_{OUT\_MAX}$ | The maximum output current at 3.8 V ≤ V <sub>IN</sub> < 5.3 V | 0.8 A | | | The maximum output current at 2.3 V ≤ V <sub>IN</sub> < 3.8 V | 0.4 A | #### 9.2.2 Detailed Design Procedure ## 9.2.2.1 Power-Circuit Selections: C<sub>IN</sub>, L, C<sub>OUT</sub> The TPS5516x-Q1 family of devices integrates not only the power switches but also the loop compensation network as well as many other control circuits which reduces the number of required external components. For the internal loop compensation to be effective, the selection of the external power circuits (power inductor and capacitor) must be confined. TI strongly recommends users selecting the component values as follows: 3.3-µH to 6.2-µH power inductor, 18-µF to 47-µF output capacitor, and 8.2-µF or greater input capacitor. Because the TPS5516x-Q1 device switches at about 2 MHz, a shielded inductor and X5R-type or X7R-type ceramic capacitors should be used for the power circuit. STRUMENTS ZHCSH41 - NOVEMBER 2017 www.ti.com.cn Considering the component tolerance, the following power component values were selected for this design example: - $C_{IN} = 20 \, \mu F$ - $C_{OUT} = 22 \mu F$ - $L = 4.7 \mu H$ For the input capacitor (C<sub>IN</sub>), the voltage rating should be greater than the maximum input voltage (V<sub>IN MAX</sub>). Therefore, two, 10-µF X7R capacitors rated for 50 V were selected for this design example. Adding a small, highfrequency decoupling ceramic capacitor (C<sub>VINP</sub> with a value of 100 nF typical) in parallel with the input capacitor is recommended to better filter out the switching noises at the VINP pin. Adding another decoupling ceramic capacitor (C<sub>VINI</sub> with a value of 470 nF typical) is also recommended for the VINL pin. The output capacitor (C<sub>OUT</sub>), receives a voltage of 5 V. Considering some voltage-rating margin, two 10-µF X7R capacitors rater for 10 V or greater and one, 2.2-µF X7R-type capacitor rated for 10 V or greater in parallel were selected for the output capacitor. Adding a small, high-frequency decoupling ceramic capacitor (C<sub>VOSN</sub> with a value of 100 nF typical) in parallel with the output capacitor is recommended to better filter out the switching noises at the VOUT\_SENSE pin. The power inductor (L) should be a shielded type, and it should not saturate during operation. The inductor should also be able to support the power dissipation under the maximum load. Use the calculations in the following sections to find the required current capabilities for the inductor. #### 9.2.2.1.1 Inductor Current in Step-Down Mode Use 公式 2 to calculate inductor peak-ripple current in the step-down, or buck, mode (Ipk buck). $$I_{pk\_buck} = \frac{1}{2} \times \frac{V_{OUT}}{L} \times \frac{1 - D_{buck}}{f_{S}}$$ where - V<sub>OUT</sub> is the output voltage. - · L is the value of the inductor. - D<sub>buck</sub> is the duty cycle (refer to 公式 3). $$D_{buck} = \frac{V_{OUT}}{V_{IN}}$$ (3) The maximum peak-ripple current of the inductor (Ipk) occurs when the duty cycle is at the minimum value, specifically when the input voltage (V<sub>IN</sub>) is at the maximum value which yields the value shown in 公式 4. $$D_{buck} = \frac{5 \text{ V}}{36 \text{ V}} = 0.139 \tag{4}$$ Substitute the values for $f_S$ , L, and $D_{buck}$ , in $\Delta \vec{x}$ 2 to find the peak-ripple current as shown in $\Delta \vec{x}$ 5. $$I_{pk\_buck} = \frac{1}{2} \times \frac{5 \text{ V}}{4.7 \,\mu\text{H}} \times \frac{1 - 0.139}{2 \,\text{MHz}} = 0.458 \,\text{A} \tag{5}$$ The power dissipations can be determined by the RMS current of the inductor. Use 公式 6 to calculate the RMS current of the inductor in buck mode (I<sub>rms buck</sub>). $$I_{rms\_buck} = \sqrt{I_{OUT}^2 + \frac{1}{3} \times I_{pk\_buck}^2} = \sqrt{1 A^2 + \frac{1}{3} \times 0.458 A^2} = 1.1 A$$ (6) Use 公式 7 to calculate the approximate power dissipation of the inductor in buck-mode (Ploss L buck). $$P_{loss\_L\_buck} = I_{rms\_buck}^2 \times R_{dc}$$ (7) www.ti.com.cn #### 9.2.2.1.2 Inductor Current in Step-Up Mode Use 公式 8 to calculate the inductor peak-ripple current in the step-up, or boost, mode (lpk\_boost). $$I_{pk\_boost} = \frac{1}{2} \times \frac{V_{IN}}{L} \times \frac{D_{boost}}{fsw}$$ where • D<sub>boost</sub> is the duty cycle in boost mode (refer to 公式 9). (8) $$D_{boost} = \frac{V_{OUT} - V_{IN}}{V_{VOUT}}$$ (9) In general, the maximum peak-ripple current occurs at 50% duty cycle. In this example, because of the power derating versus the input voltage, a few calculations can find that the maximum RMS current occurs when the input voltage is approximately 3.8 V, of which the load current is 0.8 A, according to 表 1. 公式 10 and 公式 11 show the peak-ripple current under this condition. $$D_{boost} = \frac{5 \text{ V} - 3.8 \text{ V}}{5 \text{ V}} = 0.240 \tag{10}$$ $$I_{pk\_boost} = \frac{1}{2} \times \frac{3.8 \text{ V}}{4.7 \,\mu\text{H}} \times \frac{0.240}{2 \,\text{MHz}} = 0.049 \,\text{A} \tag{11}$$ The power dissipations can be determined by the RMS current of the inductor. Use 公式 12 to calculate the RMS current of the inductor in buck mode (I<sub>rms boost</sub>). $$I_{rms\_boost} = \sqrt{\left(\frac{I_{OUT}}{1 - D_{boost}}\right)^2 + \frac{1}{3} \times I_{pk\_boost}^2} = \sqrt{\left(\frac{0.8 \text{ A}}{1 - 0.24}\right)^2 + \frac{1}{3} \times 0.049 \text{ A}^2} = 1.053 \text{ A}$$ (12) Use 公式 13 to calculate the approximate power dissipation of the inductor in boost-mode (Ploss L boost). $$P_{loss\_L\_boost} = I_{rms\_boost}^2 \times R_{dc}$$ (13) #### 9.2.2.1.3 Inductor Current in Buck-Boost Overlap Mode When input voltage is very close to the output voltage, the device operates in buck-boost overlap mode, and the L1 and L2 pins are switched alternatively in consecutive cycles. The small voltage difference between the input and output voltage leads to a small amount of ripple current through the inductor. Therefore, the total inductor current is essentially the load current with small ripples superimposed onto it, and the RMS current is approximately the same as the load current, which is 1 A. $$P_{loss\_L\_buckboost} = I_o^2 \times R_{dc}$$ (14) #### 9.2.2.1.4 Inductor Peak Current Because the TPS5516x-Q1 device has internal peak current limit (I<sub>SW limit</sub>) of 4.5 A (maximum), this current should be considered when selecting the power inductor. Select the inductor of the saturation current (I<sub>SAT</sub>) with a minimum value of 4.5 A so that the inductor never gets saturated. TI recommends using a shielded inductor. #### 9.2.2.1.5 Inductor Peak Current For this design example, select an AEC-Q200 Grade 0, shielded inductor with the following characteristics: - Is a surface-mount device (SMD) - Has an inductance of 4.7 µH - Supports a saturation current (I<sub>SAT</sub>) of 4.8 A - Is rated for an RMS current (I<sub>rms</sub>) of 1.5 A or larger - Is rated for a DC load ( $R_{dc}$ ) of 0.04 $\Omega$ or smaller #### 9.2.2.2 Control-Circuit Selections #### 9.2.2.2.1 Bootstrap Capacitors The bootstrap capacitors ( $C_{BST1}$ and $C_{BST2}$ ) supply the internal high-side MOSFET driver. TI recommends using a 0.1- $\mu$ F, X7R-type ceramic capacitor rated for 15 V or larger for the bootstrap capacitors. #### 9.2.2.2.2 VOUT-Sense Bypass Capacitor To improve noise immunity, connect a 0.1-μF, X7R-type ceramic capacitor rated for 25 V or greater to the VOUT pin. #### 9.2.2.2.3 VREG Bypass Capacitor The VREG supplies the internal control circuit as well as the drivers for the integrated low-side driver. To improve noise immunity and stabilize the internal VREG regulator, TI recommends connecting a 4.7-µF, X7R-type ceramic capacitor rated for 25 V or greater between the VREG and GND pins. #### 9.2.2.2.4 PG Pullup Resistor and Delay Time The power-good indicator pin (PG) is an open-drain output pin. The PG pin requires an external pullup resistor to flag the power-good status. For this design example, select a 100-k $\Omega$ resistor to pull up the PG pin from the output rail. The PG\_DLY pin sets the delay time for the PG status to flip. Follow the instructions listed in the **Power-Good Pin** to program the delay. #### 9.2.3 Application Curves www.ti.com.cn ## 10 Power Supply Recommendations The TPS5516x-Q1 family of devices is a power-management device. The power supply for the device is any DC-voltage source within the specified input range. The supply should also be capable of supplying sufficient current based on the maximum inductor current in boost-mode operation. When connecting to the power supply and load, try to use short and solid wires. Twisting the pair of wires for the input and output helps minimize the line impedance and avoid adversary interference with the circuit operation. #### 11 Layout #### 11.1 Layout Guidelines The layout of the printed-circuit board (PCB) is critical to achieve low EMI and stable power-supply operation as well as optimal efficiency. Make the high frequency current loops as small as possible, and follow these guidelines of good layout practices; - The TPS5516x-Q1 family of devices is a high-frequency switching converter. Because the four switch MOSFETs are integrated, the device should be located at the center of the DC-DC power stage. Separate the power ground and analog ground such that the control circuit can be connected to the relatively quieter analog ground without being contaminated by the noisy power ground. Use the PGND pin, GND pin, and the device PowerPAD as the single-point connection between the analog and power grounds. - Identify the high-frequency switched AC-current loops. In step-down mode, the AC current loop is along the path of the input capacitor (C<sub>IN</sub>), L1 pin, internal buck-switch leg, and PGND pin, and closes at the input capacitor. In step-up mode, the AC current loop is along the path of the output capacitor (C<sub>OUT</sub>), L2 pin, internal boost-switch leg, and PGND pin, and closes at the output capacitor. These two AC-current loops are both involved in buck-boost overlap mode. - Optimize component placement and orientation before routing any traces. Place the input and output filter capacitors, the device, and the power inductor close together such that the AC-current loops are short, direct, and the spatial areas enclosed by the loops are minimized. Make the power flow in a straight path rather than a zigzag path on the board. - Place the high frequency decoupling ceramic capacitors for the input and output as close as possible to the device with the main input and output ceramic capacitors placed next to the high-frequency capacitors. This placement helps confine the high switching noises within a very small area around the device. - Place the VREG decoupling capacitor close to the VREG pin because it serves as the supply to the internal low-side MOSFETs drivers. Because the VREG pin receives power from the output rail, the ground lead of the VREG decoupling capacitor should connect directly to the C<sub>OUT</sub> ground to improve device noise immunity. 注 The VREG\_Q pin must always connect to the VREG pin. Both pins should have a Kelvin connection to the decoupling capacitor. - Place the bootstrap capacitors (C<sub>BST1</sub> and C<sub>BST2</sub>) close to the device with short and direct traces to connect to the corresponding device pins becuase these capacitors serve as the supplies to the internal high-side MOSFETs drivers - Place the VOUT\_SENSE decoupling capacitor (C<sub>VOSN</sub>) close to the device. Give the placement of this capacitor priority over the main output capacitors. - For TPS55160-Q1 or TPS55162-Q1, place the sense-resistor divider for the output voltage close to the device. - Use eight to nine via holes with a 0.3 mm diameter in the device PowerPAD to help dissipate heat through the layers of the ground plane. Additional vias holes around the device PowerPAD can further enhance heat dissipation. - Use at least ten via holes with a 0.3 mm diameter around the input and output capacitors that are connected to ground-plane layers to minimize the PCB impedance for power current flows. ## 11.2 Layout Example 图 30. Example Circuit Layout www.ti.com.cn #### 12 器件和文档支持 ## 12.1 器件支持 #### 12.1.1 开发支持 有关开发支持,请参阅: TPS55160-Q1 PSpice 瞬态模型 ### 12.2 文档支持 #### 12.2.1 相关文档 请参阅如下相关文档: 德州仪器 (TI), 《用于 1A 单电感器降压/升压转换器的 TPS5516xQ1-EVM 评估模块用户指南》 #### 12.3 相关链接 下面的表格列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链接。 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具和软件 | 支持和社区 | |-------------|-------|-------|-------|-------|-------| | TPS55160-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | TPS55162-Q1 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | TPS55165-Q1 | 请单击此外 | 请单击此外 | 请单击此外 | 请单击此外 | 请单击此处 | 表 2. 相关链接 ## 12.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.5 商标 PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.6 静电放电警告 ESD 能会 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS55160QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | RoHS & Green | (6)<br>NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55160 | Samples | | TPS55160QPWPTQ1 | ACTIVE | HTSSOP | PWP | 20 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55160 | Samples | | TPS55162QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55162 | Samples | | TPS55162QPWPTQ1 | ACTIVE | HTSSOP | PWP | 20 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55162 | Samples | | TPS55165QPWPRQ1 | ACTIVE | HTSSOP | PWP | 20 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55165 | Samples | | TPS55165QPWPTQ1 | ACTIVE | HTSSOP | PWP | 20 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | TPS55165 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 16-Feb-2019 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS55160QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS55160QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 180.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS55162QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS55162QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 180.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS55165QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | TPS55165QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 180.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | www.ti.com 16-Feb-2019 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS55160QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 350.0 | 350.0 | 43.0 | | TPS55160QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 213.0 | 191.0 | 55.0 | | TPS55162QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 350.0 | 350.0 | 43.0 | | TPS55162QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 213.0 | 191.0 | 55.0 | | TPS55165QPWPRQ1 | HTSSOP | PWP | 20 | 2000 | 350.0 | 350.0 | 43.0 | | TPS55165QPWPTQ1 | HTSSOP | PWP | 20 | 250 | 213.0 | 191.0 | 55.0 | PWP (R-PDSO-G20) ## PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. PLASTIC SMALL OUTLINE NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. Reference JEDEC registration MO-153. - 5. Features may differ and may not be present. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. PLASTIC SMALL OUTLINE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司