

# ST1S15

## 500 mA, 6 MHz synchronous step-down converter

Datasheet - production data



### Features

- 85% typical efficiency
- 500 mA output current capability
- 45 µA typical quiescent current
- PFM or PWM operation for best efficiency over whole load range
- Ultra-fast load and line transient
- Short-circuit and thermal protection
- Small external components
- Auto or forced PWM selection with dedicated pin
- Available in Flip Chip 6 package

### Applications

- DSP and multimedia processor core supply
- Cell phones
- PDAs

### Description

The ST1S15 is a high efficiency miniaturized step-down converter able to provide 500 mA output current from an input voltage from 2.3 V to 5.5 V. This converter is specifically designed for applications where high efficiency and small application area are the key factors. Thanks to 6 MHz switching frequency, the ST1S15 can use 470 nH nominal values for the inductor and 4.7  $\mu$ F for the output capacitor providing, at the same time, very good performance in terms of load and line transients. A PFM mode can be selected for high efficiency under light load conditions or PWM mode for tight regulation and best dynamic performance. Short-circuit and thermal protection are also included.

Table 1: Device summary

| Order code | Output<br>voltage (V) | Package     |
|------------|-----------------------|-------------|
| ST1S15J18R | 1.82                  | Flip Chip 6 |

February 2015

DocID023280 Rev 4

This is information on a product in full production.

#### Contents

| Со  | ntents          |                                                      |    |  |  |  |  |  |
|-----|-----------------|------------------------------------------------------|----|--|--|--|--|--|
| 1   | Applicat        | Application schematic5                               |    |  |  |  |  |  |
| 2   | Pin conf        | Pin configuration                                    |    |  |  |  |  |  |
| 3   | Maximum ratings |                                                      |    |  |  |  |  |  |
| 4   | Electrica       | al characteristics                                   | 8  |  |  |  |  |  |
| 5   | Typical         | performance characteristics                          | 10 |  |  |  |  |  |
| 6   |                 | chematic                                             |    |  |  |  |  |  |
| 7   | Detailed        | I description                                        |    |  |  |  |  |  |
|     | 7.1             | General description                                  |    |  |  |  |  |  |
|     | 7.2             | Mode transition                                      |    |  |  |  |  |  |
|     | 7.3             | Soft-start                                           | 15 |  |  |  |  |  |
|     | 7.4             | Short-circuit protection                             | 15 |  |  |  |  |  |
|     | 7.5             | Undervoltage lockout (UVLO)                          | 15 |  |  |  |  |  |
|     | 7.6             | Thermal protection                                   | 16 |  |  |  |  |  |
|     | 7.7             | Overcurrent protection                               | 16 |  |  |  |  |  |
|     | 7.8             | Enable function                                      | 16 |  |  |  |  |  |
| 8   | Applicat        | tion information                                     | 17 |  |  |  |  |  |
|     | 8.1             | Input and output capacitors                          | 17 |  |  |  |  |  |
|     | 8.2             | Inductor                                             | 17 |  |  |  |  |  |
|     | 8.3             | Layout guidelines                                    | 18 |  |  |  |  |  |
| 9   |                 | t output voltage versions of the ST1S15 available of |    |  |  |  |  |  |
| req | uest            |                                                      | 19 |  |  |  |  |  |
| 10  | Package         | e information                                        | 20 |  |  |  |  |  |
|     | 10.1            | Flip Chip 6 package information                      | 21 |  |  |  |  |  |
|     | 10.2            | Packing information                                  | 24 |  |  |  |  |  |
| 11  | Revisio         | n history                                            |    |  |  |  |  |  |



## List of tables

| Table 1: Device summary                 | 1  |
|-----------------------------------------|----|
| Table 2: Typical external components    |    |
| Table 3: Pin description                | 6  |
| Table 4: Absolute maximum ratings       |    |
| Table 5: Thermal data                   |    |
| Table 6: ESD performance                | 7  |
| Table 7: Electrical characteristics     | 8  |
| Table 8: Inductors                      | 17 |
| Table 9: Flip Chip 6 mechanical data    | 22 |
| Table 10: Tape and reel mechanical data | 25 |
| Table 11: Document revision history     | 26 |
|                                         |    |



# List of figures

| Figure 1: ST1S15 application schematic                             | 5  |
|--------------------------------------------------------------------|----|
| Figure 2: Pin connections (top view)                               | 6  |
| Figure 3: Efficiency vs. output current                            | 10 |
| Figure 4: Output voltage vs. input voltage                         |    |
| Figure 5: Supply current vs. input voltage in auto mode            |    |
| Figure 6: Supply current vs. input voltage in PWM mode             |    |
| Figure 7: Output voltage vs. output current                        |    |
| Figure 8: Frequency vs. input voltage                              |    |
| Figure 9: Output voltage vs. output current V <sub>IN</sub> =3.6 V |    |
| Figure 10: Mode transition vs. input voltage                       |    |
| Figure 11: Mode transition PFM to PWM                              |    |
| Figure 12: Output voltage ripple (no-load)                         |    |
| Figure 13: Output voltage ripple                                   |    |
| Figure 14: Line transient                                          |    |
| Figure 15: Load transient I <sub>OUT</sub> = 50 to 250 mA          |    |
| Figure 16: Load transient I <sub>OUT</sub> = 250 to 50 mA          |    |
| Figure 17: Enable startup                                          |    |
| Figure 18: V <sub>IN</sub> startup                                 |    |
| Figure 19: Block schematic                                         | 13 |
| Figure 20: PFM to PWM transition                                   |    |
| Figure 21: PWM to PFM transition                                   |    |
| Figure 22: Flip Chip layout recommended (not in scale)             |    |
| Figure 23: Flip Chip 6 package outline                             |    |
| Figure 24: Flip Chip 6 footprint recommended data (mm)             |    |
| Figure 25: Tape and reel outline                                   | 24 |
|                                                                    |    |



## **1** Application schematic



Table 2: Typical external components

| Component       | Manufacturer | Part number       | Value  | Size                |  |
|-----------------|--------------|-------------------|--------|---------------------|--|
| C <sub>IN</sub> | Murata       | GRM155R60J475ME87 | 4.7 µF |                     |  |
| Соит            |              | GRM155R60G475ME87 |        | 0402                |  |
|                 |              | GRM155R60J475ME87 |        |                     |  |
| L               |              | LQM21PNR47MC0D    | 470 nH | 2.0 x 1.25 x 0.5 mm |  |

#### Notes:

 $^{(1)}V_{OUT} \le 1.82 \text{ V}$ 



All the above components refer to a typical application. The ST1S15 operation is not limited to the choice of these external components.



## 2 Pin configuration

#### Figure 2: Pin connections (top view)



| Pin             | Flip Chip | Description                                                                                                                                                       |  |
|-----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>IN</sub> | A2        | High-side switch connection and IC supply.                                                                                                                        |  |
| EN              | B2        | ENABLE pin with positive logic. The IC shuts down if pulled low. Do not leave this pin floating.                                                                  |  |
| GND             | C2        | Power and IC supply ground.                                                                                                                                       |  |
| FB              | C1        | Feedback input.                                                                                                                                                   |  |
| SW              | B1        | Inductor connection to internal PFET and NFET.                                                                                                                    |  |
| MODE            | A1        | Operation mode selection:<br>LOW = automatic operation PFM or PWM according to<br>output load.<br>HIGH = forced PWM operation.<br>Do not leave this pin floating. |  |

#### Table 3: Pin description



## 3 Maximum ratings

Table 4: Absolute maximum ratings

| Symbol                              | Parameter                       | Value                         | Unit |
|-------------------------------------|---------------------------------|-------------------------------|------|
| V <sub>IN</sub>                     | Power and signal supply voltage | - 0.3 to + 6.0                | V    |
| EN, MODE Logic input pins           |                                 | - 0.3 to + 6.0                | V    |
| FB, SW Feedback and switching pins  |                                 | -0.3 to V <sub>IN</sub> + 0.3 | V    |
| T <sub>AMB</sub>                    | Operating ambient temperature   | - 40 to 85                    | °C   |
| T <sub>J</sub> Junction temperature |                                 | - 40 to 150                   | °C   |



Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

#### Table 5: Thermal data

| Symbol                                  | Parameter | Flip Chip | Unit |
|-----------------------------------------|-----------|-----------|------|
| RthJA Thermal resistance junction-ambie |           | 130       | °C/W |

#### Table 6: ESD performance

| Symbol | Parameter        | Flip Chip | Unit |
|--------|------------------|-----------|------|
| FOD    | Human body model | ±2000     | M    |
| ESD    | Machine model    | ±100      | V    |



## 4 Electrical characteristics

- 40 °C < T<sub>A</sub> < 85 °C, C<sub>IN</sub> = 4.7  $\mu$ F nominal, C<sub>OUT</sub> = 4.7  $\mu$ F nominal, L = 470 nH, typical values are at T<sub>A</sub> = 25 °C, V<sub>EN</sub> = V<sub>IN</sub> unless otherwise specified.

| Table 7: Electrical characteristics |                                                      |                                                                                                                                                                                           |      |      |      |      |
|-------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                              | Parameter                                            | Test conditions                                                                                                                                                                           | Min. | Тур. | Max. | Unit |
| General se                          | ction                                                |                                                                                                                                                                                           |      |      |      |      |
| V <sub>IN</sub>                     | Operating input voltage range                        |                                                                                                                                                                                           | 2.3  |      | 5.5  | V    |
| N (                                 | Undervoltage lockout                                 | V <sub>IN</sub> rising                                                                                                                                                                    |      | 2.1  | 2.2  |      |
| V <sub>UVLO</sub>                   | threshold                                            | V <sub>IN</sub> falling                                                                                                                                                                   | 1.8  | 1.9  |      | V    |
|                                     | PFM mode quiescent current                           | No load                                                                                                                                                                                   |      | 45   | 60   | μA   |
| lq                                  | PWM mode quiescent current                           | No load                                                                                                                                                                                   |      | 15   |      | mA   |
|                                     | Shutdown current                                     | $V_{EN} = 0$                                                                                                                                                                              |      | 0.5  | 5    | μA   |
| f <sub>SW</sub>                     | Switching frequency                                  |                                                                                                                                                                                           | 5.4  | 6    | 6.6  | MHz  |
| I <sub>OUT</sub>                    | Continuous output current <sup>(1)</sup>             | $V_{IN} \ge V_{OUT} + 0.40 V$                                                                                                                                                             | 500  |      |      | mA   |
| Isc                                 | Short-circuit current <sup>(2)</sup>                 |                                                                                                                                                                                           |      |      | 1200 | mA   |
|                                     | PFM to PWM transition                                |                                                                                                                                                                                           |      | 200  |      |      |
| PFM-PWM                             | PWM to PFM transition                                | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.82 V                                                                                                                                        |      | 100  |      | mA   |
| Ŀ                                   | Efficiency                                           | I <sub>OUT</sub> = 10 mA PFM mode                                                                                                                                                         |      | 80   |      | %    |
| h                                   | (V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.82 V) | I <sub>OUT</sub> = 150 mA                                                                                                                                                                 |      | 83   |      |      |
| t <sub>ON</sub>                     | Start-up time                                        | $V_{\text{EN}}$ from low to high, $V_{\text{IN}}$ = 3.6 V, $V_{\text{OUT}}$ = 1.82 V                                                                                                      |      | 260  |      | μs   |
| <b>–</b>                            | Thermal shutdown                                     |                                                                                                                                                                                           |      | 125  |      | °C   |
| T <sub>SHDN</sub>                   | Hysteresis                                           |                                                                                                                                                                                           |      | 30   |      | °C   |
| Output vol                          | tage                                                 |                                                                                                                                                                                           |      |      |      |      |
|                                     | Accuracy (ST1915  19)                                | $\begin{array}{l} 2.3 \leq V_{\text{IN}} \leq 5.5 \text{ V}, \\ I_{\text{OUT}} = 10 \text{ mA}, \text{PWM mode}, \\ -40 \leq T_{\text{A}} \leq 85 \text{ °C} \end{array}$                 | 1.78 | 1.82 | 1.86 | v    |
| Vout                                | Accuracy (ST1S15J18)                                 | $2.3 \le V_{IN} \le 5.5 V$ ,<br>$I_{OUT}$ = 10 mA, PFM mode,<br>-40 $\le T_A \le 85 \ ^{\circ}C$                                                                                          | 1.78 | 1.82 | 1.86 | V    |
|                                     | Load regulation                                      | $2.3 \le V_{IN} \le 5.5 V$ ,<br>$V_{OUT}=1.82 V$ , $I_{OUT}=0$ to<br>500  mA, PWM mode,<br>$-40 \le T_A \le 85 \text{ °C}$                                                                |      | -1.5 |      | %    |
| $V_{\text{OUT}\_\text{Ripple}}$     | Peak-to-peak output voltage                          | $\label{eq:PWM} \begin{array}{l} \mbox{PWM mode}, \\ \mbox{I}_{\mbox{OUT}} = 150 \mbox{ mA}, \mbox{V}_{\mbox{IN}} = 3.6 \mbox{ V}, \\ \mbox{V}_{\mbox{OUT}} = 1.82 \mbox{ V} \end{array}$ |      | 10   |      | mV   |
|                                     | ripple                                               | $\label{eq:PFM} \begin{array}{l} \mbox{PFM mode}, \\ \mbox{I}_{OUT} = 150 \mbox{ mA}, \mbox{ V}_{IN} = 3.6 \mbox{ V}, \\ \mbox{V}_{OUT} = 1.82 \mbox{ V} \end{array}$                     |      | 30   |      | mV   |
| I <sub>LKFB</sub>                   | FB pin leakage current                               | V <sub>FB</sub> = 5.5 V                                                                                                                                                                   |      |      | 9    | μA   |

#### Table 7: Electrical characteristics

8/27



#### ST1S15

Electrical characteristics

| -                   |                                                                                                                                                                                             |                                                                                                                   |      |      |      |      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol              | Parameter                                                                                                                                                                                   | Test conditions                                                                                                   | Min. | Тур. | Max. | Unit |
| V <sub>IN_TR</sub>  | Line transient response.<br>Output voltage variation over<br>the nominal DC level<br>$t_R = t_F = 10 \ \mu s$<br>case 1: $V_{IN} = 2.5 \ to 3.1 \ V$<br>case 2: $V_{IN} = 3.9 \ to 4.5 \ V$ | I <sub>OUT</sub> = 50 mA,<br>V <sub>OUT</sub> = 1.82 V<br>I <sub>OUT</sub> = 250 mA,<br>V <sub>OUT</sub> = 1.82 V |      | ±50  |      | mV   |
|                     | Load transient response                                                                                                                                                                     | I <sub>OUT</sub> = 0 to 150 mA,<br>V <sub>OUT</sub> = 1.82 V                                                      |      | ±50  |      |      |
| I <sub>OUT_TR</sub> | $t_{R} = t_{F} = 0.1 \ \mu s$<br>case 1: $V_{IN} = 2.5 \ V$<br>case 2: $V_{IN} = 3.6 \ V$                                                                                                   | I <sub>OUT</sub> = 50 to 250 mA,<br>V <sub>OUT</sub> = 1.82 V                                                     |      | ±70  |      | mV   |
|                     | case 2: $V_{IN} = 3.6 V$<br>case 3: $V_{IN} = 4.5 V$                                                                                                                                        | I <sub>OUT</sub> = 150 to 400 mA,<br>V <sub>OUT</sub> = 1.82 V                                                    |      | ±70  |      |      |
| Logic inpu          | ts                                                                                                                                                                                          |                                                                                                                   |      |      |      |      |
| V <sub>IL</sub>     | Low-level input voltage<br>(EN, MODE pins)                                                                                                                                                  |                                                                                                                   |      |      | 0.4  | V    |
| V <sub>IH</sub>     | High-level input voltage<br>(EN, MODE pins)                                                                                                                                                 |                                                                                                                   | 1.2  |      |      | V    |
| I <sub>LK-I</sub>   | Input leakage current<br>(EN, MODE pins)                                                                                                                                                    | $V_{EN} = V_{MODE} = 5.5 V$                                                                                       |      | 0.01 | 1    | μA   |
| Power swit          | tches                                                                                                                                                                                       |                                                                                                                   |      |      |      |      |
| Р                   | P-channel MOSFET<br>on-resistance                                                                                                                                                           |                                                                                                                   |      | 300  | 400  |      |
| R <sub>DS(on)</sub> | N-channel MOSFET<br>on-resistance                                                                                                                                                           |                                                                                                                   |      | 350  | 450  | mΩ   |
| I <sub>LPEAK</sub>  | P-channel peak current limit                                                                                                                                                                | Over the input voltage range                                                                                      | 900  | 1000 | 1200 | mA   |
| I <sub>LKG-P</sub>  | P-channel leakage current                                                                                                                                                                   | $V_{IN} = 5.5 V, V_{EN} = 0$                                                                                      |      |      | 1    | μA   |
| I <sub>LKG-N</sub>  | N-channel leakage current                                                                                                                                                                   | $V_{SW} = 5.5 V, V_{EN} = 0$                                                                                      |      |      | 1    | μA   |

#### Notes:

 $^{(1)}$ Not tested in production. This value is guaranteed by correlation with  $R_{DS(on)}$ , peak current limit and operating input voltage.  $^{(2)}$ Not tested in production. This parameter is guaranteed by peak current limit.









57

DocID023280 Rev 4

<u>ST1S</u>15

10/27

#### ST1S15

#### Typical performance characteristics







DocID023280 Rev 4









## 6 Block schematic



## 7 Detailed description

### 7.1 General description

The ST1S15 is a fixed voltage mode PWM step-down DC-DC converter, which operates with typically 6 MHz fixed frequency pulse width modulation (PWM) at moderate and heavy load currents. At light load currents the converter can automatically enter PFM (pulse frequency mode) mode.

Few components are required: an inductor and two capacitors. It can work properly with X5R or X7R SMD ceramic capacitors both at the input and at the output. These kinds of capacitors, thanks to their very low series resistance (ESR), minimize the output voltage ripple. In addition, the chosen inductor must not saturate at the peak current level.

### 7.2 Mode transition

The ST1S15 can work in PWM mode or in PFM mode according to the different operating conditions. If the MODE pin is pulled high, the device works in PWM mode only even at light or no-load. If the MODE pin is low, the operation changes according to the average input current handled by the device. At low output current the device works in PFM mode so to obtain very low power consumption and very good efficiency. When the output current increases, the device automatically switches to PWM mode in order to deliver the power needed by the load.

The ST1S15 passes from PFM to PWM when 3 consecutive PFM pulses occur. This means that the PFM has reached its maximum current capability and the device needs to go into PWM mode. The whole PWM circuitry starts after a transition time. During this time the duration of the PFM pulses rises about 350 ns so to provide higher current capability. After the PWM circuitry startup, the ST1S15 switches to PWM operation.



DocID023280 Rev 4



The transition from PWM to PFM mode occurs when the load current decreases and the coil current becomes negative. After the zero-crossing output goes up for 127 consecutive times the device switches to PFM mode.





### 7.3 Soft-start

The internal soft-start is enabled after  $V_{IN}$  reaches the UVLO threshold and the EN pin is high or for startup after enable. An overtemperature shutdown event or over short-circuit event also activates the soft-start sequence.

It eliminates the in-rush current problem during the start-up phase. During the soft-start the device always works in PWM regardless of the status of the MODE pin.

### 7.4 Short-circuit protection

The short-circuit protection begins when there is a short between the device output and ground. In this case the output voltage value is lower than the voltage reference and the overcurrent protection comparator output is high.

When this happens the power stage (P-channel and N-channel) turns off and a soft-start phase starts. The device repeats the soft-start sequence during the short-circuit condition.

### 7.5 Undervoltage lockout (UVLO)

The UVLO circuit prevents the device from malfunctioning when the input voltage is not high enough. The device is in shutdown mode, when the input voltage is below the UVLO threshold. The hysteresis of 200 mV prevents unstable operation when the input voltage is close to the UVLO threshold.



### 7.6 Thermal protection

The device also has thermal shutdown protection, which is active when the junction temperature reaches 125 °C. In this case both the high and low-side MOSFETs turn off. Once the junction temperature goes back below 95 °C, the device resumes normal operation.

### 7.7 Overcurrent protection

The overcurrent protection limits the maximum inductor current. This current, flowing through the P-channel of the power stage, causes a voltage drop, across its  $R_{DS(on)}$ , at the switching node. A comparator compares the switching node voltage with a reference voltage VR. To generate the VR voltage a current generator is used, which causes a drop across a P-channel of the same kind as the power stage. When the switching node voltage is lower than VR, the comparator output goes high and the power P-channel turns off.

### 7.8 Enable function

The ST1S15 features an enable function (B2). When the EN voltage is higher than 1.2 V the device is ON, and if it is lower than 0.4 V the device is OFF. In shutdown mode the consumption is lower than 5  $\mu$ A. The EN pin does not have an internal pull-up, which means that the EN pin cannot be left floating. If the enable function is not used, the EN pin must be connected to V<sub>IN</sub>.



## 8 Application information

### 8.1 Input and output capacitors

Ceramic capacitors with X5R or X7R dielectric and low ESR should be used. The input capacitor filters any disturbance present in the input line so to obtain a stable operation. The output capacitor satisfies the output voltage ripple requirement. The output voltage ripple ( $V_{OUT\_RIPPLE}$ ), in continuous mode, is calculated as follows:

Equation 1

$$V_{OUT\_RIPPLE} = \Delta I_{L} \times \left[ ESR + \frac{1}{8 \times C_{OUT} \times f_{SW}} \right] + \frac{V_{IN} \times ESL}{L}$$

where  $\Delta I_L$  is the ripple current and  $f_{SW}$  is the switching frequency. The use of ceramic capacitors with voltage ratings higher than 1.5 times the maximum input or output voltage is recommended.

### 8.2 Inductor

The inductor is the key passive component for switching converters. The internal compensation is optimized to operate with an output filter of L=0.47  $\mu$ H and C<sub>OUT</sub>=4.7  $\mu$ F. In addition to the inductance value, in order to avoid saturation, the maximum saturation current of the inductor must be higher than I<sub>PEAK</sub>.

The peak current of the inductor has to be calculated as follows:

Equation 2

$$I_{PEAK} = I_{OUT} + \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{2 \times V_{IN\_MAX} \times f_{SW} \times L}$$

The following inductor part numbers from different suppliers have been tested in the ST1S15 converters.

| Table 8: Inductors |                |                  |  |  |
|--------------------|----------------|------------------|--|--|
| Manufacturer       | Part numbers   | Dimension (mm)   |  |  |
|                    | LQM21PNR47MC0D | 2.0 x 1.25 x 0.5 |  |  |
| Murata<br>TDK      | LQM21PNR54MG0D | 2.0 x 1.25 x 0.5 |  |  |
|                    | LQH32PNR47NN0L | 3.2 x 2.7 x 1.55 |  |  |
|                    | MLP2012SR47T   | 2.0 x 1.25 x 0.5 |  |  |
|                    | VLS2010ET-1R0N | 2.0 x 2.0 x 1.0  |  |  |

51

## 8.3 Layout guidelines

Due to the high switching frequency and peak current, the layout is an important design step for all switching power supplies. If the layout is not fulfilled carefully, important parameters such as: stability, efficiency, line and load regulation and output voltage ripple may be compromised. Short, wide traces must be implemented for main current and for power ground paths. The input capacitor must be placed as close as possible to the device pin as well as the inductor and output capacitor. The feedback pin (FB) is a high impedance node, so the interference can be minimized by placing the routing of the feedback node as far as possible from the high current paths. A common ground node minimizes ground noise.







## 9 Different output voltage versions of the ST1S15 available on request

Options available on request:

- 0.8 V
- 1 V
- 1.05 V
- 1.2 V
- 1.25 V
- 1.5 V
- 1.8 V
- 1.85 V
  1.875 V
- 1.875 v • 2.5 V
- 2.8 V
- 3.0 V
- 3.3 V

ST1S15

## 10 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



57

10.1 Flip Chip 6 package information





DocID023280 Rev 4

#### Package information

| Table 9: Flip Chip 6 mechanical data |       |       |       |  |
|--------------------------------------|-------|-------|-------|--|
| Dim.                                 | mm    |       |       |  |
|                                      | Min.  | Тур.  | Max.  |  |
| А                                    | 0.52  | 0.56  | 0.6   |  |
| A1                                   | 0.17  | 0.20  | 0.23  |  |
| A2                                   | 0.35  | 0.36  | 0.37  |  |
| b                                    | 0.23  | 0.25  | 0.29  |  |
| D                                    | 1.16  | 1.19  | 1.22  |  |
| D1                                   |       | 0.8   |       |  |
| е                                    |       | 0.4   |       |  |
| E                                    | 0.905 | 0.935 | 0.965 |  |
| E1                                   |       | 0.4   |       |  |
| f <sub>D</sub>                       |       | 0.267 |       |  |
| f <sub>E</sub>                       |       | 0.195 |       |  |
| SE                                   |       | 0.2   |       |  |
| ссс                                  |       | 0.075 |       |  |

2

The terminal A1 on the bump side is identified by a distinguishing feature (for instance by a circular "clear area" typically 0.1 mm diameter) and/or a missing bump. The terminal A1 on the backside of the product is identified by a distinguishing feature (for instance by a circular "clear area" typically 0.5 mm diameter).







## 10.2 Packing information





#### Package information

| Table 10: Tape and reel mechanical data |
|-----------------------------------------|

| Dim. | mm   |      |      |  |
|------|------|------|------|--|
|      | Min. | Тур. | Max. |  |
| A    |      |      | 180  |  |
| С    | 12.8 |      | 13.2 |  |
| D    | 20.2 |      |      |  |
| N    | 60   |      |      |  |
| Т    |      |      | 14.4 |  |
| Ao   | 1.01 | 1.06 | 1.11 |  |
| Во   | 1.26 | 1.31 | 1.36 |  |
| Ko   | 0.61 | 0.66 | 0.71 |  |
| Po   | 3.9  |      | 4.1  |  |
| Р    | 3.9  |      | 4.1  |  |



## 11 Revision history

Table 11: Document revision history

| Date        | Revision | Changes                                                           |
|-------------|----------|-------------------------------------------------------------------|
| 07-Jun-2012 | 1        | Initial release.                                                  |
| 4-Mar-2013  | 2        | Modified: D1 and E1 values in table 9.                            |
| 27-Aug-2013 | 3        | Updated: table 1, table 7, section 9 and Package mechanical data. |
| 24-Feb-2015 | 4        | Deleted DFN package.                                              |



#### ST1S15

#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

