



# 3.3-V/5-V 输入,D-CAP+™模式同步降压型集成场效应晶体管(FET)转换器 此转换器含2位VID

查询样品: TPS51462

#### 特性

- 集成FET转换器w/德州仪器自有知识产权的 D-CAP+™ 模式架构
- 最小外部部件数量
- 支持所有 MLCC 输出电容器与 SP/POSCAP
- "自动跳过"模式
- 700kHz和1MHz可选频率
- 小型4mm x 4mm, 24引脚, 方形扁平无引脚(QFN)封装

#### 应用范围

- **5 V** 或 **3.3 V** 电轨的低电压应用步降
- 笔记本/台式机

#### 说明

TPS51462是一款采用D-CAP+™技术的完全集成同步降压稳压器。 在系统尺寸最优的地方此器件用于最高5V压降,性能和优化的物料清单(BOM)是必要条件。

此器件完全支持具有集成2位VID功能的英特尔(Intel)系统代理应用。

TPS51462还特有2个开关频率设置(700 kHz 和 1 MHz),跳跃模式,预偏置启动,可编程外部电容器 软启动时间/电压转换时间,输出放电,内部VBST开关,2V基准(±1%),电源正常和使能。

TPS51462采用4 mm × 4 mm, 24引脚, QFN封 装(绿色RoHs兼容且无铅), 额定温度范围-40°C 至 85°C。



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERING NUMBER | PINS | OUTPUT SUPPLY | MINIMUM<br>QUANTITY | ECO PLAN        |
|----------------|------------------------|-----------------|------|---------------|---------------------|-----------------|
| 40°C to 95°C   | Plastic QFN            | TPS51462RGER    | 24   | Tape and reel | 3000                | Green (RoHS and |
| -40°C to 85°C  | (RGE)                  | TPS51462RGET    | 24   | Mini reel     | 250                 | no Pb/Br)       |

- For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the TI
  website at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS51462     | LINUTO |
|------------------|----------------------------------------------|--------------|--------|
|                  | THERMAL METRIC"                              | RGE (24) PIN | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 38.3         |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 44.7         |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 16           | °C/W   |
| $\Psi_{JT}$      | Junction-to-top characterization parameter   | 0.8          | C/VV   |
| ΨЈВ              | Junction-to-board characterization parameter | 16.1         |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 5.4          |        |

<sup>(1)</sup> 有关传统和新的热度量的更多信息,请参阅 IC 封装热度量 应用报告 SPRA953。

#### **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                         |                                                             | VALU | VALUE |    |
|-------------------------|-------------------------------------------------------------|------|-------|----|
|                         |                                                             | MIN  | MAX   |    |
|                         | VIN, EN, MODE                                               | -0.3 | 7.0   |    |
|                         | V5DRV, V5FILT, VBST (with respect to SW)                    | -0.3 | 7.0   |    |
| Input voltage range     | VBST                                                        | -0.3 | 12.5  | V  |
|                         | VID0, VID1                                                  | -0.3 | 3.6   |    |
|                         | VOUT                                                        | -1.0 | 3.6   |    |
|                         | SW                                                          | -2.0 | 7.0   |    |
|                         | SW (transient 20 ns and E=5 μJ)                             | -3.5 |       |    |
| Output voltage range    | COMP, SLEW, VREF                                            | -0.3 | 3.6   | V  |
|                         | PGND                                                        | -0.3 | 0.3   |    |
|                         | PGOOD                                                       | -0.3 | 7.0   |    |
| Floring to Co Dischause | Human Body Model (HBM)                                      |      | 2000  |    |
| Electrostatic Discharge | Charged Device Model (CDM)                                  |      | 500   | V  |
| Storage temperature     | T <sub>stg</sub>                                            | -55  | 150   | °C |
| Junction temperature    | TJ                                                          | -40  | 150   | °C |
| Lead temperature 1,6 m  | ead temperature 1,6 mm (1/16 inch) from case for 10 seconds |      | 300   | °C |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### **RECOMMENDED OPERATING CONDITIONS**

|                              |                                         | ,    | VALUE   | LINUT |
|------------------------------|-----------------------------------------|------|---------|-------|
|                              |                                         | MIN  | TYP MAX | UNIT  |
|                              | VIN, EN, MODE                           | -0.1 | 6.5     |       |
|                              | V5DRV, V5FILT, VBST(with respect to SW) | -0.1 | 5.5     |       |
| Input voltage range          | VBST                                    | -0.1 | 11.75   | V     |
|                              | VID0, VID1                              | -0.1 | 3.5     |       |
|                              | VOUT                                    | -0.8 | 2.0     |       |
|                              | SW                                      | -0.8 | 6.5     |       |
| Output valtage range         | COMP, SLEW, VREF                        | -0.1 | 3.5     | V     |
| Output voltage range         | PGOOD                                   | -0.1 | 6.5     | V     |
|                              | PGND                                    | -0.1 | 0.1     |       |
| Ambient temperature range, 7 | Ī <sub>A</sub>                          | -40  | 85      | °C    |

# **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range,  $V_{VIN} = 5.0 \text{ V}$ ,  $V_{V5DRV} = V_{V5FILT} = 5 \text{ V}$ , MODE = OPEN, PGND = GND (unless otherwise noted)

|                        | PARAMETER                           | CONDITIONS                                                                   | MIN   | TYP  | MAX      | UNIT |
|------------------------|-------------------------------------|------------------------------------------------------------------------------|-------|------|----------|------|
| SUPPLY: VC             | OLTAGE, CURRENTS AND 5 V UVLO       |                                                                              |       |      | ļ        |      |
| I <sub>VINSD</sub>     | VIN shutdown current                | EN = 'LO'                                                                    |       | 0.02 | 5        | μA   |
| V <sub>5VIN</sub>      | 5VIN supply voltage                 | V5DRV and V5FILT voltage range                                               | 4.5   | 5.0  | 5.5      | ٧    |
| I <sub>5VIN</sub>      | 5VIN supply current                 | EN ='HI', V5DRV + V5FILT supply current                                      |       | 1.6  | 3.0      | mA   |
| I <sub>5VINSD</sub>    | 5VIN shutdown current               | EN = 'LO', V5DRV + V5FILT shutdown current                                   |       | 10   | 50       | μA   |
| V <sub>V5UVLO</sub>    | V5FILT UVLO                         | Ramp up; EN = 'HI'                                                           | 4.2   | 4.3  | 4.5      | V    |
| V <sub>V5UVHYS</sub>   | V5FILT UVLO hysteresis              | Falling hysteresis                                                           |       | 440  |          | mV   |
| V <sub>VREFUVLO</sub>  | REF UVLO <sup>(1)</sup>             | Rising edge of VREF, EN = 'HI'                                               |       | 1.8  |          | V    |
| V <sub>VREFUVHYS</sub> | REF UVLO hysteresis <sup>(1)</sup>  |                                                                              |       | 100  |          | mV   |
| V <sub>POR5VFILT</sub> | Reset                               | OVP latch is reset by V5FILT falling below the reset threshold               | 1.5   | 2.3  | 3.1      | V    |
| VOLTAGE F              | EEDBACK LOOP: VREF, VOUT, AND V     | OLTAGE GM AMPLIFIER                                                          |       |      |          |      |
| V <sub>OUTTOL</sub>    | VOUT accuracy                       | V <sub>VOUT</sub> = 0.8V, No droop                                           | -1.5% | 0%   | 1.5%     | 1    |
| $V_{VREF}$             | VREF                                | I <sub>VREF</sub> = 0 μA, T <sub>A</sub> = 25°C                              |       | 2    |          | V    |
| G <sub>M</sub>         | Transconductance                    |                                                                              |       | 1    |          | mS   |
| $V_{DM}$               | Differential mode input voltage     |                                                                              | 0     |      | 80       | mV   |
| I <sub>COMPSRC</sub>   | COMP pin maximum sourcing current   | V <sub>COMP</sub> = 2 V                                                      |       | -80  |          | μΑ   |
| V <sub>OFFSET</sub>    | Input offset voltage                | T <sub>A</sub> = 25°C                                                        | -5    | 0    | 5        | mV   |
| R <sub>DSCH</sub>      | Output voltage discharge resistance |                                                                              |       | 42   |          | Ω    |
| f_3dbVL                | –3dB Frequency <sup>(1)</sup>       |                                                                              |       | 6    |          | MHz  |
| CURRENT S              | ENSE: CURRENT SENSE AMPLIFIER, O    | OVER CURRENT AND ZERO CROSSING                                               |       |      |          |      |
| A <sub>CSINT</sub>     | Internal current sense gain         | Gain from the current of the low-side FET to PWM comparator when PWM = "OFF" | 43    | 50   | 57       | mV/A |
| I <sub>OCL</sub>       | Positive overcurrent limit (valley) |                                                                              |       | 6.6  |          | Α    |
| I <sub>OCL(neg)</sub>  | Negative overcurrent limit (valley) |                                                                              |       | -6   |          | Α    |
| V <sub>ZXOFF</sub>     | Zero crossing comp internal offset  |                                                                              |       | 0    |          | mV   |
| DRIVERS: B             | OOT STRAP SWITCH                    |                                                                              |       |      | <u> </u> |      |
| R <sub>DSONBST</sub>   | Internal BST switch on-resistance   | I <sub>VBST</sub> = 10 mA, T <sub>A</sub> = 25°C                             |       | 5    | 10       | Ω    |
| I <sub>BSTLK</sub>     | Internal BST switch leakage current | V <sub>VBST</sub> = 14 V, V <sub>SW</sub> = 7 V, T <sub>A</sub> = 25°C       |       |      | 1        | μΑ   |

<sup>(1)</sup> Ensured by design, not production tested.

STRUMENTS

ZHCS623 - DECEMBER 2011 www.ti.com.cn

# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range,  $V_{VIN} = 5.0 \text{ V}$ ,  $V_{V5DRV} = V_{V5FILT} = 5 \text{ V}$ , MODE = OPEN, PGND = GND (unless otherwise noted)

|                       | PARAMETER                                                         | CONDITIONS                                                                                         | MIN  | TYP  | MAX  | UNIT |
|-----------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| PROTECTIO             | N: OVP, UVP, PGOOD, and THERMAL \$                                | SHUTDOWN                                                                                           |      |      |      |      |
| $V_{PGDLL}$           | PGOOD deassert to lower (PGOOD → Low)                             | Measured at the VOUT pin w/r/t V <sub>SLEW</sub>                                                   | 82%  | 84%  | 86%  |      |
| $V_{PGHYSHL}$         | PGOOD high hysteresis                                             |                                                                                                    |      | 8%   |      |      |
| V <sub>PGDLH</sub>    | PGOOD de-assert to higher (PGOOD → Low)                           | Measured at the VOUT pin w/r/t V <sub>SLEW</sub>                                                   | 114% | 116% | 118% |      |
| V <sub>PGHYSHH</sub>  | PGOOD high hysteresis                                             |                                                                                                    |      | -8%  |      |      |
| V <sub>INMINPG</sub>  | Minimum VIN voltage for valid PGOOD                               | Measured at the VIN pin with a 2-mA sink current on PGOOD pin                                      | 0.9  | 1.3  | 1.5  | V    |
| V <sub>OVP</sub>      | OVP threshold                                                     | Measured at the VOUT pin w/r/t V <sub>SLEW</sub>                                                   | 118% | 120% | 122% |      |
| V <sub>UVP</sub>      | UVP threshold                                                     | Measured at the VOUT pin w/r/t V <sub>SLEW</sub> , device latches OFF, begins soft-stop            | 66%  | 68%  | 70%  |      |
| TH <sub>SD</sub>      | Thermal shutdown <sup>(2)</sup>                                   | Latch off controller, attempt soft-stop.                                                           |      | 125  |      | °C   |
| TH <sub>SD(hys)</sub> | Thermal Shutdown hysteresis (2)                                   | Controller re-starts after temperature has dropped                                                 |      | 10   |      | °C   |
| TIMERS: ON            | N-TIME, MINIMUM OFF TIME, SS, AND 1/0                             | O TIMINGS                                                                                          |      |      |      |      |
|                       | DIA/A4 (2)                                                        | V <sub>VIN</sub> = 5 V, V <sub>VOUT</sub> = 0.8 V, f <sub>SW</sub> = 667 kHz, fixed VID mode       |      | 240  |      | ns   |
| t <sub>ONESHOTC</sub> | PWM one-shot <sup>(2)</sup>                                       | V <sub>VIN</sub> = 5 V, V <sub>VOUT</sub> = 0.8 V, f <sub>SW</sub> = 1 MHz, fixed VID mode         |      | 160  |      | ns   |
| t <sub>MIN(off)</sub> | Minimum OFF time <sup>(2)</sup>                                   | $V_{VIN}$ = 5 V, $V_{VOUT}$ = 0.8 V, $f_{SW}$ = 1 MHz, DRVL on, SW = PGND, $V_{VOUT}$ < $V_{SLEW}$ |      | 357  |      | ns   |
| t <sub>PGDDLY</sub>   | PGOOD startup delay time <sup>(2)</sup> (excl. SLEW ramp up time) | Delay starts from VOUT = VID code 00 and excludes SLEW ramp up time                                |      | 3    |      | ms   |
| t <sub>PGDPDLYH</sub> | PGOOD high propagation delay time (2)                             | 50 mV over drive, rising edge                                                                      | 0.8  | 1    | 1.2  | ms   |
| t <sub>PGDPDLYL</sub> | PGOOD low propagation delay time <sup>(2)</sup>                   | 50 mV over drive, falling edge                                                                     |      | 10   |      | μs   |
| t <sub>OVPDLY</sub>   | OVP delay time <sup>(2)</sup>                                     | Time from the VOUT pin out of +20% of V <sub>SLEW</sub> to OVP fault                               |      | 0.2  |      | μs   |
| t <sub>UVDLYEN</sub>  | Undervoltage fault enable delay (excl. SLEW ramp up time) (2)     | Time from (VOUT = VID code 00) going high to undervoltage fault is ready                           |      | 3    |      | ms   |
| t <sub>UVPDLY</sub>   | UVP delay time <sup>(2)</sup>                                     | Time from the VOUT pin out of –30% of V <sub>SLEW</sub> to UVP fault                               |      | 8.5  |      | μs   |
| I <sub>SLEW</sub>     | Soft-start and voltage transition                                 | C <sub>SS</sub> = 10 nF assuming voltage slew rate of 1 mV/μs                                      | 9    | 10   | 11   | μΑ   |
| LOGIC PINS            | S: I/O VOLTAGE AND CURRENT                                        |                                                                                                    |      |      |      |      |
| $V_{PGDPD}$           | PGOOD pull down voltage                                           | PGOOD low impedance, I <sub>SINK</sub> = 4 mA, V <sub>VIN</sub> = V <sub>V5FILT</sub> = 4.5 V      |      |      | 0.3  | V    |
| I <sub>PGDLKG</sub>   | PGOOD leakage current                                             | PGOOD high impedance, forced to 5.5 V                                                              | -1   | 0    | 1    | μΑ   |
| V <sub>ENH</sub>      | EN logic high                                                     | EN, VCCP logic                                                                                     | 0.8  |      |      | V    |
| V <sub>ENL</sub>      | EN logic low                                                      | EN, VCCP logic                                                                                     |      |      | 0.3  | V    |
| I <sub>EN</sub>       | EN input current                                                  |                                                                                                    |      |      | 1    | μΑ   |
| $V_{VIDH}$            | VID logic high                                                    | VID0, VID1                                                                                         | 0.8  |      |      | V    |
| $V_{VIDL}$            | VID logic low                                                     | VID0, VID1                                                                                         |      |      | 0.3  | V    |
|                       |                                                                   | MODE 3                                                                                             | 0.37 | 0.42 | 0.47 |      |
| $V_{\text{MODETH}}$   | MODE threshold voltage (3)                                        | MODE 4                                                                                             | 0.55 | 0.60 | 0.65 | V    |
|                       |                                                                   | MODE 7                                                                                             | 1.75 | 1.80 | 1.85 | İ    |
| I <sub>MODE</sub>     | MODE current                                                      |                                                                                                    |      | 15   |      | μΑ   |
| R <sub>PD</sub>       | VID pull-down resistance                                          |                                                                                                    |      | 10   |      | kΩ   |

Ensured by design, not production tested. See Table 3 for descriptions of MODE parameters.



www.ti.com.cn



# **PIN FUNCTIONS**

| F     | PIN     |       | DECODIDATION                                                                                                           |     |     |     |     |     |     |     |     |     |     |
|-------|---------|-------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| NO.   | NAME    | I/O   | DESCRIPTION                                                                                                            |     |     |     |     |     |     |     |     |     |     |
| 19    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 20    | PGND    | 1     | Power ground. Source terminal of the rectifying low-side power FET.                                                    |     |     |     |     |     |     |     |     |     |     |
| 21    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 22    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 23    | VIN     | 1     | Power supply input pin. Drain terminal of the switching high-side power FET.                                           |     |     |     |     |     |     |     |     |     |     |
| 24    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 1     | GND     | -     | Signal ground.                                                                                                         |     |     |     |     |     |     |     |     |     |     |
| 2     | VREF    | 0     | 2.0-V reference output. Connect a 0.22-µF ceramic capacitor to GND.                                                    |     |     |     |     |     |     |     |     |     |     |
| 3     | COMP    | 0     | Connect series R-C to the VREF pin for loop compensation.                                                              |     |     |     |     |     |     |     |     |     |     |
| 4     | SLEW    | I/O   | Program the startup and voltage transition time using an external capacitor via 10-µA current source.                  |     |     |     |     |     |     |     |     |     |     |
| 5     | VOUT    | I     | Output voltage monitor input pin.                                                                                      |     |     |     |     |     |     |     |     |     |     |
| 6     | MODE    | I     | Allows selection of switching frequencies and output voltage. (See Table 3)                                            |     |     |     |     |     |     |     |     |     |     |
| 7     |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 8     |         | W I/O |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 9     | SW      |       | I/O                                                                                                                    | I/O | I/O | I/O | I/O | I/O | I/O | I/O | I/O | I/O | I/O |
| 10    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 11    |         |       |                                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 12    | BST     | I     | Power supply for internal high-side gate driver. Connect a 0.1-µF bootstrap capacitor between this pin and the SW pin. |     |     |     |     |     |     |     |     |     |     |
| 13    | EN      | 1     | Enable of the SMPS.                                                                                                    |     |     |     |     |     |     |     |     |     |     |
| 14    | VID0    |       | 2 hit VID input                                                                                                        |     |     |     |     |     |     |     |     |     |     |
| 15    | VID1    | ı     | 2-bit VID input.                                                                                                       |     |     |     |     |     |     |     |     |     |     |
| 16    | PGOOD   | 0     | Power good output. Connect pull-up resistor.                                                                           |     |     |     |     |     |     |     |     |     |     |
| 17    | V5FILT  | ı     | 5-V power supply for analog circuits.                                                                                  |     |     |     |     |     |     |     |     |     |     |
| 18    | V5DRV   | 1     | 5-V power supply for the gate driver.                                                                                  |     |     |     |     |     |     |     |     |     |     |
| Thern | nal Pad | _     | Connect directly to system GND plane with multiple vias.                                                               |     |     |     |     |     |     |     |     |     |     |



#### **BLOCK DIAGRAM**



Table 1. Intel SA VID

| VID 0 | VID 1 | VCCSA                                                  |
|-------|-------|--------------------------------------------------------|
| 0     | 0     | 0.9 V                                                  |
| 0     | 1     | 0.80 V <sup>(1)</sup> MODE = Open                      |
| 0     | 1     | $0.85 \text{ V}^{(1)}\text{MODE} = 33 \text{ k}\Omega$ |
| 1     | 0     | 0.725 V                                                |
| 1     | 1     | 0.675 V                                                |

(1) 0.8 V for 2012/2013 SV processors and 0.85 V for 2012 LV/ULV processors.

#### **TPS51462 APPLICATION DIAGRAM**



Figure 1. Application Schematic Using Non-Droop Configuration



# **Application Circuit List of Materials**

Recommended part numbers for key external components for the circuit in Figure 1 are listed in Table 2.

Table 2. Key External Component Recommendations (Figure 1)

| FUNCTION                  | MANUFACTURER | PART NUMBER        |
|---------------------------|--------------|--------------------|
| Output Inductor           | Nec-Tokin    | MPCG0740LR42C      |
| Coromio Output Conscitors | Panasonic    | ECJ2FB0J226M       |
| Ceramic Output Capacitors | Murata       | GRM21BR60J226ME39L |

#### **APPLICATION INFORMATION**

#### **Functional Overview**

The TPS51462 is a D-CAP+™ mode adaptive on-time converter. The output voltage is set using a 2-bit DAC that outputs a reference voltage in accordance with the code defined in Table 1. VID-on-the-fly transitions are supported with the slew rate controlled by a single capacitor on the SLEW pin. The converter automatically runs in discontinuous conduction mode (DCM) to optimize light-load efficiency. Two switching frequency selections are provided, (700 kHz and 1 MHz) to enable optimization of the power chain for the cost, size and efficiency requirements of the design.

In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to maintain a nearly constant frequency during steady-state conditions. In conventional constant on-time converters, each cycle begins when the output voltage crosses to a fixed reference level. However, in the TPS51462, the cycle begins when the current feedback reaches an error voltage level which is the amplified difference between the reference voltage and the feedback voltage.

#### **PWM Operation**

Referring to Figure 2, in steady state, continuous conduction mode, the converter operates in the following way.

Starting with the condition that the top FET is off and the bottom FET is on, the current feedback ( $V_{CS}$ ) is higher than the error amplifier output ( $V_{COMP}$ ).  $V_{CS}$  falls until it hits  $V_{COMP}$ , which contains a component of the output ripple voltage.  $V_{CS}$  is not directly accessible by measuring signals on pins of TPS51462. The PWM comparator senses where the two waveforms cross and triggers the on-time generator.



Figure 2. D-CAP+™ Mode Basic Waveforms

The current feedback is an amplified and filtered version of the voltage between PGND and SW during low-side FET on-time. The TPS51462 also provides a single-ended differential voltage (V<sub>OUT</sub>) feedback to increase the system accuracy and reduce the dependence of circuit performance on layout.

ZHCS623 – DECEMBER 2011 www.ti.com.cn



#### **PWM Frequency and Adaptive on Time Control**

In general, the on-time (at the SW node) can be estimated by Equation 1.

$$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}}$$

where

f<sub>SW</sub> is the frequency selected by the connection of the MODE pin

(1)

The on-time pulse is sent to the top FET. The inductor current and the current feedback rises to peak value. Each ON pulse is latched to prevent double pulsing. Switching frequency settings are shown in Table 3.

### **Non-Droop Configuration**

The TPS51462 offers a non-droop solution only. The benefit of a non-droop approach is that load regulation is flat, therefore, in a system where tight DC tolerance is desired, the non-droop approach is recommended. For the Intel system agent application, non-droop is recommended as the standard configuration.

The non-droop approach can be implemented by connecting a resistor and a capacitor between the COMP and the VREF pins. The purpose of the type II compensation is to obtain high DC feedback gain while minimizing the phase delay at unity gain cross over frequency of the converter.

The value of the resistor  $(R_C)$  can be calculated using the desired unity gain bandwidth of the converter, and the value of the capacitor  $(C_C)$  can be calculated by knowing where the zero location is desired. An application tool that calculates these values is available from your local TI Field Application Engineer.

Figure 3 shows the basic implementation of the non-droop mode using the TPS51462.



Figure 3. Non-Droop Mode Basic Implementation

UDG-11208



Figure 4 shows the load regulation of the system agent rail using non-droop configuration.

Figure 5 shows the transient response of TPS51462 using non-droop configuration where  $C_{OUT}$  = 4 × 22  $\mu$ F. The applied step load is from 0 A to 2 A.





Figure 4. 0.8 V/0.85 V Load Regulation ( $V_{IN} = 5 \text{ V}$ ) Non-Droop Configuration

Figure 5. Non-Droop Configuration Transient Response

**Table 3. Mode Parameter Table** 

| MODE | MODE CONNECTION | SWITCHING<br>FREQUENCY (f <sub>SW</sub> ) | VID1 = 1<br>VID0 = 0<br>(V) |  |
|------|-----------------|-------------------------------------------|-----------------------------|--|
| 3    | 22 kΩ           | 700 kHz                                   | 0.80                        |  |
| 4    | 33 kΩ           | 1 MHz                                     | 0.85                        |  |
| 7    | 100 kΩ          | 700 kHz                                   | 0.85                        |  |
| 8    | Open            | 1 MHz                                     | 0.80                        |  |

ZHCS623 – DECEMBER 2011 www.ti.com.cn



#### **Light Load Power Saving Features**

The TPS51462 has an automatic pulse-skipping mode to provide excellent efficiency over a wide load range. The converter senses inductor current and prevents negative flow by shutting off the low-side gate driver. This saves power by eliminating re-circulation of the inductor current. Further, when the bottom FET shuts off, the converter enters discontinuous mode, and the switching frequency decreases, thus reducing switching losses as well.

#### **Voltage Slewing**

The TPS51462 ramps the SLEW voltage up and down to perform the output voltage transitioning. The timing is independent of switching frequency, as well as output resistive and capacitive loading. It is set by a capacitor from SLEW pin to GND, called  $C_{\text{SLEW}}$ , together with an internal current source of 10  $\mu$ A. The slew rate is used to set the startup and voltage transition rate.

$$C_{SLEW} = \frac{I_{SLEW}}{SR}$$

$$t_{SS} = \frac{C_{SLEW} \times 0.9 \,\text{V}}{I_{SLEW}}$$
(2)

where

- $I_{SLEW} = 10 \, \mu A \, (nom)$
- SR is the target output voltage slew rate, per Intel specification between 0.5 mV/µs and 10 mV/µs (3)

For the current reference design, an SR of 1 mV/ $\mu$ s is targeted. The C<sub>SLEW</sub> is calculated to be 10 nF. The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage transitioning thus reducing the possibility of acoustic noise.

After the power up, when VID1 is transitioning from 0 to 1, TPS51462 follows the SLEW voltage entering the forced PWM mode to actively discharge the output voltage from 0.9 V to 0.8 V. The actual output voltage slew rate is approximately the same as the set slew rate while the bandwidth of the converter supports it and there is no overcurrent triggered by additional charging current flowing into the output capacitors. After SLEW transition is completed, PWM mode is maintained for  $64~\mu s$  (16 clock cycles when the frequency is 1 MHz) to ensure voltage regulation.

#### **Protection Features**

The TPS51462 offers many features to protect the converter power chain as well as the system electronics.

#### 5-V Undervoltage Protection (UVLO)

The TPS51462 continuously monitors the voltage on the V5FILT pin to ensure that the voltage level is high enough to bias the device properly and to provide sufficient gate drive potential to maintain high efficiency. The converter starts with approximately 4.3 V and has a nominal of 440 mV of hysteresis. If the 5-V UVLO limit is reached, the converter transitions the phase node into a 3-state function. And the converter remains in the off state until the device is reset by cycling 5 V until the 5-V POR is reached (2.3-V nominal). The power input does not have an UVLO function

#### **Power Good Signals**

The TPS51462 has one open-drain *power good* (PGOOD) pin. During startup, there is a 3 ms power good delay starting from the output voltage reaching the regulation point (excluding soft-start ramp-up time). And there is also a 1 ms power good high propagation delay. The PGOOD pin de-asserts as soon as the EN pin is pulled low or an undervoltage condition on V5FILT is detected. The PGOOD signal is blanked during VID voltage transitions to prevent false triggering during voltage slewing.

#### **Output Overvoltage Protection (OVP)**

In addition to the power good function described above, the TPS51462 has additional OVP and UVP thresholds and protection circuits.

An OVP condition is detected when the output voltage is approximately  $120\% \times V_{SLEW}$ . In this case, the converter de-asserts the PGOOD signals and performs the overvoltage protection function. The converter remains in this state until the device is reset by cycling 5 V until the 5-V POR threshold (2.3 V nominal) is reached.

#### **Output Undervoltage Protection (UVP)**

Output undervoltage protection works in conjunction with the current protection described in the Overcurrent Protection and Overcurrent Limit sections. If the output voltage drops below 70% of V<sub>SLEW</sub>, after an 8-µs delay, the device latches OFF. Undervoltage protection can be reset only by EN or a 5-V POR.

#### **Overcurrent Protection**

Both positive and negative overcurrent protection are provided in the TPS51462:

- Overcurrent Limit (OCL)
- Negative OCL (level same as positive OCL)

#### **Overcurrent Limit**

If the sensed current value is above the OCL setting, the converter delays the next ON pulse until the current drops below the OCL limit. Current limiting occurs on a pulse-by-pulse basis. The TPS51462 uses a valley current limiting scheme where the DC OCL trip point is the OCL limit plus half of the inductor ripple current. The minimum valley OCL is 6 A over process and temperature.

During the overcurrent protection event, the output voltage likely droops until the UVP limit is reached. Then, the converter de-asserts the PGOOD pin, and then latches OFF after an 8-µs delay. The converter remains in this state until the device is reset by EN or a 5VFILT POR.

$$I_{OCL(dc)} = I_{OCL(valley)} + \frac{1}{2} \times I_{P-P}$$
(4)

#### **Negative OCL**

The negative OCL circuit acts when the converter is sinking current from the output capacitor(s). The converter continues to act in a *valley* mode, the absolute value of the negative OCL set point is typically -6.5 A.

#### **Thermal Protection**

#### **Thermal Shutdown**

The TPS51462 has an internal temperature sensor. When the temperature reaches a nominal 125°C, the device shuts down until the temperature cools by approximately 10°C. Then the converter restarts.

# TEXAS INSTRUMENTS

# **Startup and VID Transition Timing Diagrams**



Figure 6. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2011 Intel Platform

#### For Figure 6:

- (1) Includes VCCA, VCCAXG, and VDDQ power rails.
- (2) Processor reset: VID transition must be completed by this time.
- (3)  $1-k\Omega$  pull-down resistor required.



Figure 7. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2012 Intel Platform

#### For Figure 7:

- (1) Includes VCCA, VCCAXG, and VDDQ power rails.
- (2) Processor reset: VID transition must be completed by this time.
- (3)  $1-k\Omega$  pull-down resistor required.

#### TYPICAL CHARACTERISTICS



Figure 8. Efficiency vs. Output Current



Figure 9. Efficiency vs. Output Current



Figure 10. Power Loss vs. Output Current



Figure 11. Power Loss vs. Output Current



Figure 12. Bode Plot, Non-Droop Mode



Figure 13. Safe Operating Area

#### TYPICAL CHARACTERISTICS (continued)



Figure 14. Mode=8, I<sub>OUT</sub> = 0 A, VID Transitioning

Figure 15. Mode=8, I<sub>OUT</sub> = 3 A, VID Transitioning



Figure 16. Mode = 8, OCL

Figure 17. Mode=4, OCL



Figure 18. Mode= 8,  $I_{OUT}$  = 3 A, Soft-Start

Figure 19. Mode= 4,  $I_{OUT}$  = 3 A, Soft-Start



#### **DESIGN PROCEDURE**

The simplified design procedure is done for a non-droop application using the TPS51462 converter.

#### Step One

Determine the specifications.

The System Agent Rail requirements provide the following key parameters:

- 1.  $V_{00} = 0.90 \text{ V}$
- 2.  $V_{10} = 0.80 \text{ V}$
- 3.  $I_{CC(max)} = 6 \text{ A}$
- 4.  $I_{DYN(max)} = 2 A$
- 5.  $I_{CC(tdc)} = 3 A$

#### Step Two

Determine system parameters.

The input voltage range and operating frequency are of primary interest. For example:

- 1.  $V_{IN} = 5 \text{ V}$
- 2.  $f_{SW} = 1 \text{ MHz}$

#### Step Three

Determine inductor value and choose inductor.

Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values have the opposite characteristics. It is common practice to limit the ripple current to 25% to 50% of the maximum current. In this case, use 25%:

$$I_{P-P} = 6 A \times 0.25 = 1.5 A \tag{5}$$

At  $f_{SW} = 1$  MHz, with a 5-V input and a 0.80-V output:

$$L = \frac{V \times dT}{I_{P-P}} = \frac{\left(V_{IN} - V_{10}\right) \times \left(\frac{V_{10}}{\left(f_{SW} \times V_{IN}\right)}\right)}{I_{P-P}} = \frac{\left(5 - 0.8\right) \times \left(\frac{0.8}{\left(1 \times 5\right)}\right)}{1.5 \, A} = 0.45 \, \mu H \tag{6}$$

For this application, a 0.42-μH, 1.55-mΩ inductor from NEC-TOKIN with part number MPCG0740LR42C is chosen.

#### Step Four

Set the output voltage.

The output voltage is determined by the VID settings. The actual voltage set point for each VID setting is listed in Table 1. No external resistor dividers are needed for this design.

#### Step Five

Calculate C<sub>SLEW</sub>.

VID pin transition and soft-start time is determined by C<sub>SLEW</sub> and 10 μA of internal current source.

C<sub>SLEW</sub> = 
$$\frac{I_{SLEW}}{SR_{DAC}} = \frac{10 \,\mu\text{A}}{1 \,\text{mV}/\mu\text{s}} = 10 \,\text{nF}$$
 (7)

The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage transition, thus reducing the possibility of acoustic noise.

Given the  $C_{\text{SLEW}}$ , use Equation 8 to calculate the soft start time.

$$t_{SS} = \frac{C_{SLEW} \times 0.9 \,\text{V}}{I_{SLEW}} = \frac{10 \,\text{nF} \times 0.9 \,\text{V}}{10 \,\mu\text{A}} = 900 \,\mu\text{s} \tag{8}$$

#### Step Six

Calculate OCL.

The DC OCL level of TPS51462 design is determined by Equation 9,

$$I_{OCL(dc)} = I_{OCL(valley)} + \frac{1}{2} \times I_{P-P} = 6A + \frac{1}{2} \times 1.5A = 6.75A$$
(9)

The minimum valley OCL is 6 A over process and temperature, and  $I_{P-P} = 1.5$  A, the minimum DC OCL is calculated to be 6.75A.

#### Step Seven

Determine the output capacitance.

To determine COUT based on transient and stability requirement, first calculate the the minimum output capacitance for a given transient.

Equation 11 and Equation 10 can be used to estimate the amount of capacitance needed for a given dynamic load step/release. Please note that there are other factors that may impact the amount of output capacitance for a specific design, such as ripple and stability. Equation 11 and Equation 10 are used only to estimate the transient requirement, the result should be used in conjunction with other factors of the design to determine the necessary output capacitance for the application.

$$C_{OUT(min\_under)} = \frac{L \times \Delta I_{LOAD(max)}^{2} \times \left(\frac{V_{VOUT} \times t_{SW}}{V_{IN(min)}} + t_{MIN(off)}\right)}{2 \times \Delta V_{LOAD(insert)} \times \left(\left(\frac{V_{IN(min)} - V_{VOUT}}{V_{IN(min)}}\right) \times t_{SW} - t_{MIN(off)}\right) \times V_{VOUT}}$$

$$C_{OUT(min\_over)} = \frac{L_{OUT} \times \left(\Delta I_{LOAD(max)}\right)^{2}}{2 \times \Delta V_{LOAD(release)} \times V_{VOUT}}$$

$$(10)$$

Equation 10 and Equation 11 calculate the minimum  $C_{OUT}$  for meeting the transient requirement, which is 72.9  $\mu$ F assuming the following:

- ±3% voltage allowance for load step and release
- MLCC capacitance derating of 60% due to DC and AC bias effect

In this reference design, 4, 22-µF capacitors are used in order to provide this amount of capacitance.

ZHCS623 – DECEMBER 2011 www.ti.com.cn

#### TEXAS INSTRUMENTS

#### Step Eight

Determine the stability based on the output capacitance C<sub>OUT</sub>.

In order to achieve stable operation. The 0-dB frequency,  $f_0$  should be kept less than 1/5 of the switching frequency (1 MHz). (See Figure 3)

$$f_0 = \frac{1}{2\pi} \times \frac{G_M}{C_{OUT}} \times \frac{R_C}{R_S} = 150 \, \text{kHz}$$

where

• 
$$R_S = R_{DS(on)} \times G_{MC} \times R_{LOAD}$$
 (12)

$$R_{C} = \frac{f_{0} \times R_{S} \times 2\pi \times C_{OUT}}{G_{M}} = \frac{150 \, \text{kHz} \times 53 \text{m}\Omega \times 2\pi \times 88 \, \mu\text{F}}{1 \text{mS}} \approx 5 \, \text{k}\Omega \tag{13}$$

Using 4, 22- $\mu$ F capacitors, the compensation resistance, R<sub>C</sub> can be calculated to be approximately 5 k $\Omega$ .

The purpose of the comparator capacitor ( $C_C$ ) is to reduce the DC component to obtain high DC feedback gain. However, as it causes phase delay, another zero to cancel this effect at  $f_0$  is needed. This zero can be determined by values of  $C_C$  and the compensation resistor,  $R_C$ .

$$f_{Z} = \frac{1}{2\pi \times R_{C} \times C_{C}} = \frac{f_{0}}{10}$$
(14)

And since  $R_C$  has previously been derived, the value of  $C_C$  is calculated to be 2.2 nF. In order to further boost phase margin, a value of 3.3-nF is chosen for this reference design.

#### Step Nine

Select decoupling and peripheral components.

For TPS51462 peripheral capacitors use the following minimum values of ceramic capacitance. X5R or better temperature coefficient is recommended. Tighter tolerances and higher voltage ratings are always appropriate.

- V5DRV decoupling ≥ 2.2 µF, ≥ 10 V
- V5FILT decoupling ≥ 1 µF, ≥10 V
- VREF decoupling 0.22 µF to 1 µF, ≥ 4 V
- Bootstrap capacitors ≥ 0.1 µF, ≥ 10 V
- Pull-up resistors on PGOOD, 100 kΩ

#### Layout Considerations

Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout.

- Connect PGND pins (or at least one of the pins) to the thermal PAD underneath the device. Also connect GND pin to the thermal PAD underneath the device. Use four vias to connect the thermal pad to internal ground planes.
- Place VIN, V5DRV, V5FILT and 2VREF decoupling capacitors as close to the device as possible.
- Use wide traces for the VIN, VOUT, PGND and SW pins. These nodes carry high current and also serve as heat sinks.
- Place feedback and compensation components as close to the device as possible.
- Keep analog signals (SLEW, COMP) away from noisy signals (SW, VBST).



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| FX006            | ACTIVE     | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>51462            | Samples |
| TPS51462RGER     | ACTIVE     | VQFN         | RGE                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>51462            | Samples |
| TPS51462RGET     | ACTIVE     | VQFN         | RGE                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>51462            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



# NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司