SCES803A - APRIL 2010 - REVISED JUNE 2015 # SN74AUP1T17 Low Power, 1.8/2.5/3.3-V Input, 3.3-V CMOS Output, Single Schmitt-Trigger Buffer Gate #### **Features** - Single-Supply Voltage Translator - Output Level Up to Supply V<sub>CC</sub> CMOS Level - 1.8 V to 3.3 V (at $V_{CC} = 3.3 \text{ V}$ ) - 2.5 V to 3.3 V (at $V_{CC} = 3.3 \text{ V}$ ) - 1.8 V to 2.5 V (at $V_{CC} = 2.5 \text{ V}$ ) - 3.3 V to 2.5 V (at $V_{CC} = 2.5$ V - Schmitt-Trigger Inputs Reject Input Noise and Provide Better Output Signal Integrity - $I_{off}$ Supports Partial Power Down ( $V_{CC} = 0 \text{ V}$ ) - Very Low Static Power Consumption: $0.1 \mu A$ - Very Low Dynamic Power Consumption: $0.9 \mu A$ - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - Pb-Free Packages Available: SC-70 (DCK) 2 x 2.1 x 0.65 mm (Height 1.1 mm) - More Gate Options Available at www.ti.com/littlelogic - ESD Performance Tested Per JESD 22 - 2000-V Human Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) ## Applications - **AV Receivers** - Audio Dock: Portable - Blu-ray Players and Home Theaters - MP3 Players and Recorders - Personal Digital Assistant (PDA) - Power: Telecom/Server AC/DC Supply: Single Controller: Analog and Digital - Solid State Drive (SSD): Client and Enterprise - TV: LCD/Digital and High-Definition (HDTV) - Tablet: Enterprise - Video Analytics: Servers - Wireless Headsets, Keyboards, and Mice ## 3 Description The SN74AUP1T17 performs the Boolean function Y = A with designation for logic-level translation applications with output referenced to supply V<sub>CC</sub>. AUP technology is the industry's lowest-power logic technology designed for use in extending battery-life in operating. All input levels that accept 1.8-V LVCMOS signals, while operating from either a single 3.3-V or 2.5-V $V_{CC}$ supply. This product also maintains excellent signal integrity (see Figure 4 and Figure 1). The wide V<sub>CC</sub> range of 2.3 V to 3.6 V allows the possibility of switching output level to connect to external controllers or processors. Schmitt-trigger inputs ( $\Delta V_T = 210$ mV between positive and negative input transitions) offer improved noise immunity during switching transitions, which is especially useful on analog mixed-mode designs. Schmitt-trigger inputs reject input noise, ensure integrity of output signals, and allow for slow input signal transition. I<sub>off</sub> is a feature that allows for powered-down conditions $(V_{CC} = 0 \ V)$ and is important in portable and mobile applications. When $V_{CC} = 0 \text{ V}$ , signals in the range from 0 V to 3.6 V can be applied to the inputs and outputs of the device. No damage occurs to the device under these conditions. The SN74AUP1T17 is designed with optimized current-drive capability of 4 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |----------------|----------|-------------------|--|--| | SN74AUP1T17DCK | SC70 (5) | 2.00 mm x 1.25 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Simplified Schematic ## **Table of Contents** | 1<br>2 | Features 1 Applications 1 | 6.12 Operating Characteristics | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>4<br>5<br>6 | Description 1 Revision History 2 Pin Configuration and Functions 3 Specifications 3 6.1 Absolute Maximum Ratings 3 6.2 ESD Ratings 3 6.3 Recommended Operating Conditions 4 6.4 Thermal Information 4 | 7 Parameter Measurement Information 8 Detailed Description 8.1 Overview 8.2 Functional Block Diagram 8.3 Feature Description. 8.4 Device Functional Modes. 9 Application and Implementation 9.1 Application Information. | | | 6.5 Electrical Characteristics | 9.2 Typical Application | | | 6.9 Switching Characteristics, V <sub>CC</sub> = 3.3 V and V <sub>I</sub> = 1.8 V | 12.1 Community Resources | ## 4 Revision History #### Changes from Original (April 2010) to Revision A Page Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Submit Documentation Feedback ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | I/O | DESCRIPTION | |-----------------|-----|-----|----------------| | NAME | NO. | 1/0 | DESCRIPTION | | NC | 1 | _ | Not connected | | Α | 2 | I | Input | | GND | 3 | _ | Ground | | Υ | 4 | 0 | Output | | V <sub>CC</sub> | 5 | _ | Power terminal | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------------|--------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage | | -0.5 | 4.6 | V | | VI | Input voltage (2) | | -0.5 | 4.6 | V | | Vo | Voltage applied to any output in the high-impedance or power-off state (2) | -0.5 | 4.6 | V | | | Vo | Output voltage in the high or low state <sup>(2)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | $I_{IK}$ | Input clamp current | V <sub>I</sub> < 0 | | <b>-</b> 50 | mA | | lok | Output clamp current | V <sub>O</sub> < 0 | | <b>-</b> 50 | mA | | Io | Continuous output current | | | ±20 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | _ | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | 2000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000 | V | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|--------------------------|-----|-----------------|------| | $V_{CC}$ | Supply voltage | | 2.3 | 3.6 | V | | $V_{I}$ | Input voltage | | 0 | 3.6 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | Liberta and and an entered | V <sub>CC</sub> = 2.3 V | | -3.1 | A | | I <sub>OH</sub> | High-level output current | $V_{CC} = 3 V$ | | -4 | mA | | | Loughand autout aurrent | $V_{CC} = 2.3 \text{ V}$ | | 3.1 | A | | I <sub>OL</sub> | Low-level output current | $V_{CC} = 3 V$ | | 4 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report *Implications* of Slow or Floating CMOS Inputs, SCBA004. ## 6.4 Thermal Information | | | SN74AUP1T17 | | |-----------------|----------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 280 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40<br>to 85°0 | | UNIT | | |---------------------------------------------------|---------------------------------------|-----------------|-----------------------|---------|---------------------------------|------|-------|--| | | | | MIN | TYP MAX | MIN | MAX | | | | V <sub>T+</sub> | | 2.3 V to 2.7 V | 0.6 | 1.1 | 0.6 | 1.1 | ., | | | Positive-going input threshold voltage | | 3 V to 3.6 V | 0.75 | 1.16 | 0.75 | 1.19 | 9 V | | | $V_{T-}$ | | 2.3 V to 2.7 V | 0.35 | 0.6 | 0.35 | 0.6 | | | | Negative-going input threshold voltage | | 3 V to 3.6 V | 0.5 | 0.85 | 0.5 | 0.85 | V | | | $\Delta V_T$ | | 2.3 V to 2.7 V | 0.23 | 0.6 | 0.1 | 0.6 | | | | Hysteresis<br>(V <sub>T+</sub> – V <sub>T</sub> ) | | 3 V to 3.6 V | 0.25 | 0.56 | 0.15 | 0.56 | .56 V | | | | I <sub>OH</sub> = -20 μA | 2.3 V to 3.6 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | | | | | $I_{OH} = -2.3 \text{ mA}$ | 2.3 V | 2.05 | | 1.97 | | | | | V <sub>OH</sub> | | 2.3 V | 1.9 | | 1.85 | | V | | | | $I_{OH} = -2.7 \text{ mA}$ | 3 V | 2.72 | | 2.67 | | | | | | $I_{OH} = -4 \text{ mA}$ | 3 V | 2.6 | | 2.55 | | | | | | $I_{OL} = 20 \mu A$ | 2.3 V to 3.6 V | | 0.1 | | 0.1 | | | | | I <sub>OL</sub> = 2.3 mA | 2.3 V | | 0.31 | | 0.33 | | | | V <sub>OL</sub> | I <sub>OL</sub> = 3.1 mA | 2.5 V | | 0.44 | | 0.45 | V | | | | I <sub>OL</sub> = 2.7 mA | 3 V | | 0.31 | | 0.33 | | | | | I <sub>OL</sub> = 4 mA | 3 V | | 0.44 | | 0.45 | | | | I <sub>I</sub> All inputs | V <sub>I</sub> = 3.6 V or GND | 0 V to 3.6 V | | 0.1 | | 0.5 | μA | | | I <sub>off</sub> | $V_I$ or $V_O = 0 V$ to 3.6 V | 0 V | | 0.1 | | 0.5 | μΑ | | | $\Delta I_{\text{off}}$ | $V_I$ or $V_O = 3.6 \text{ V}$ | 0 V to 0.2 V | | 0.2 | | 0.5 | μΑ | | | I <sub>CC</sub> | $V_I = 3.6 \text{ V or GND}, I_O = 0$ | 2.3 V to 3.6 V | | 0.5 | | 0.9 | μΑ | | #### **Electrical Characteristics (continued)** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | T <sub>A</sub> = 25°C | T <sub>A</sub> = -40°C<br>to 85°C | UNIT | |------------------|------------------------------------------------------------------------------|-----------------|-----------------------|-----------------------------------|------| | | | | MIN TYP MAX | MIN MAX | | | | One input at 0.3 V or 1.1 V,<br>Other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | 2.3 V to 2.7 V | | 4 | | | ΔI <sub>CC</sub> | One input at 0.45 V or 1.2 V,<br>Other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | 3 V to 3.6 V | | 12 | μΑ | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | 1.5 | | pF | | Co | $V_O = V_{CC}$ or GND | 3.3 V | 3 | | pF | ## 6.6 Switching Characteristics, $V_{CC} = 2.5 \text{ V}$ and $V_I = 1.8 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V ± 0.2 V, $V_I$ = 1.8 V ± 0.15 V (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO (OUTPUT) | CL | T, | \ = 25° | С | T <sub>A</sub> = - | -40°C<br>5°C | UNIT | | |-----------------|---------|-------------|-------|------|---------|-----|--------------------|--------------|------|--| | | (INPUT) | (OUTPUT) | _ | MIN | TYP | MAX | MIN | MAX | | | | | А | Y | | 5 pF | 1.8 | 2.3 | 2.9 | 0.5 | 6.8 | | | | | | 10 pF | 2.3 | 2.8 | 3.4 | 1 | 7.9 | 20 | | | t <sub>pd</sub> | | | 15 pF | 2.6 | 3.1 | 3.8 | 1 | 8.7 | ns | | | | | | 30 pF | 3.8 | 4.4 | 5.1 | 1.5 | 10.8 | | | ## 6.7 Switching Characteristics, $V_{cc} = 2.5 \text{ V}$ and $V_{l} = 2.5 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V ± 0.2 V, $V_{I}$ = 2.5 V ± 0.2 V (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO (OUTBUT) | CL | T | . = 25°C | | T <sub>A</sub> = | 40°C<br>5°C | UNIT | |-----------------|---------|-------------|-------|-----|----------|-----|------------------|-------------|------| | | (INPUT) | (OUTPUT) | - | MIN | TYP | MAX | MIN | MAX | | | | А | Y | 5 pF | 1.8 | 2.3 | 3.1 | 0.5 | 6 | | | | | | 10 pF | 2.2 | 2.8 | 3.5 | 1 | 7.1 | 20 | | <sup>t</sup> pd | | | 15 pF | 2.6 | 3.2 | 5.2 | 1 | 7.9 | ns | | | | | 30 pF | 3.7 | 4.4 | 5.2 | 1.5 | 10 | | ## 6.8 Switching Characteristics, $V_{CC} = 2.5 \text{ V}$ and $V_I = 3.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V ± 0.2 V, $V_{I}$ = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO (OUTPUT) | CL | T, | = 25°C | | T <sub>A</sub> = | 40°C<br>5°C | UNIT | | | | |-----------------|---------|-------------|-------|-----|--------|-------|------------------|-------------|------|-----|-----|----| | | (INPUT) | (OUTPUT) | | MIN | TYP | MAX | MIN | MAX | | | | | | | А | V | | | | 5 pF | 2 | 2.7 | 3.5 | 0.5 | 5.5 | | | | | | 10 pF | 2.4 | 3.1 | 3.9 | 1 | 6.5 | 20 | | | | | <sup>t</sup> pd | | A f | Y | T | T | 15 pF | 2.8 | 3.5 | 4.3 | 1 | 7.4 | ns | | | | | 30 pF | 4 | 4.7 | 5.5 | 1.5 | 9.5 | | | | | ## 6.9 Switching Characteristics, $V_{CC} = 3.3 \text{ V}$ and $V_I = 1.8 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V, $V_I$ = 1.8 V ± 0.15 V (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub> | T, | λ = 25°C | | T <sub>A</sub> = - | UNIT | | | |-----------------|-----------------|----------------|----------------|-------|----------|-----|--------------------|------|-----|----| | | (INPOT) | (001F01) | | MIN | TYP | MAX | MIN | MAX | | | | | | | 5 pF | 1.6 | 2 | 2.5 | 0.5 | 8 | | | | | Δ. | Y | 10 pF | 2 | 2.4 | 2.9 | 1 | 8.5 | | | | t <sub>pd</sub> | A | | ī | 15 pF | 2.3 | 2.8 | 3.3 | 1 | 9.1 | ns | | | | | | 30 pF | 3.4 | 3.9 | 4.4 | 1.5 | 9.8 | | ## 6.10 Switching Characteristics, $V_{CC} = 3.3 \text{ V}$ and $V_I = 2.5 \text{ V}$ over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V, $V_I$ = 2.5 V ± 0.2 V (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO (OUTPUT) | | | ( = 25°C | | T <sub>A</sub> = | UNIT | | |-----------------|---------|-------------|-------|-----|----------|-----|------------------|------|---| | | (INPUT) | (OUTPUT) | | MIN | TYP | MAX | MIN | MAX | | | | | | 5 pF | 1.6 | 1.9 | 2.4 | 0.5 | 5.3 | | | | Δ. | Y | 10 pF | 2 | 2.3 | 2.7 | 1 | 6.1 | - | | t <sub>pd</sub> | A | | 15 pF | 2.3 | 2.7 | 3.1 | 1 | 6.8 | | | | | | 30 pF | 3.4 | 3.8 | 4.2 | 1.5 | 8.5 | | ## 6.11 Switching Characteristics, $V_{CC} = 3.3 \text{ V}$ and $V_I = 3.3 \text{ V}$ over recommended operating free-air temperature range, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , $V_I = 3.3 \text{ V} \pm 0.3 \text{ V}$ (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO<br>(OUTPUT) | CL | T | λ = 25°C | | T <sub>A</sub> = | 40°C<br>5°C | UNIT | |-----------------|---------|----------------|-------|-----|----------|-----|------------------|-------------|------| | | (INPUT) | (OUTPUT) | | MIN | TYP | MAX | MIN | MAX | | | | | | 5 pF | 1.6 | 2.1 | 2.7 | 0.5 | 4.7 | | | | ۸ | Y | 10 pF | 2 | 2.4 | 3 | 1 | 5.7 | 20 | | t <sub>pd</sub> | А | | 15 pF | 2.3 | 2.7 | 3.3 | 1 | 6.2 | ns | | | | | 30 pF | 3.4 | 3.8 | 4.4 | 1.5 | 7.8 | i | ## 6.12 Operating Characteristics $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | | |----------|-------------------------------|-----------------|-------------------------|-------------------------|------|--| | | FARAIVIETER | TEST CONDITIONS | TYP | TYP | ONII | | | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 4 | 5 | pF | | ## 6.13 Typical Characteristics AUP1G08 data at C<sub>L</sub> = 15 pF Figure 1. Switching Characteristics at 25 MHz ## 7 Parameter Measurement Information LOAD CIRCUIT | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | |-----------------|------------------------------------|------------------------------| | C <sub>L</sub> | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | | V <sub>MI</sub> | V <sub>I</sub> /2 | V <sub>I</sub> /2 | | V <sub>MO</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS NOTES: A. $C_L$ includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 2. Load Circuit and Voltage Waveforms Submit Documentation Feedback ## 8 Detailed Description #### 8.1 Overview The SN74AUP1T17 device contains one Schmitt trigger buffer and performs the Boolean function Y = A. The device functions as an independent buffer, but because of Schmitt action, it will have different input threshold levels for a positive-going ( $V_T+$ ) and negative-going signals. This device is fully specified for partial-power-down applications using $I_{\text{off}}$ . The $I_{\text{off}}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. ### 8.2 Functional Block Diagram ## 8.3 Feature Description The distinguishing feature of the SN74AUP1T17 versus its standard-logic counterpart, the SN74AUP1G17, is the lowered switching input threshold. The SN74AUP1T17 will switch to a high output at a lower voltage threshold, which allows up-translation from signals that may not reach $V_{CC}$ levels. The $I_{OFF}$ feature prevents the outputs from sinking current when $V_{CC} = 0$ V, providing extra isolation in systems where not all modules are powered simultaneously. #### 8.4 Device Functional Modes Table 1 lists the functional modes for SN74AUP1T17. **Table 1. Function Table** | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | Н | Н | | L | L | Product Folder Links: SN74AUP1T17 Submit Documentation Feedback ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The SN74AUP1T17 is a low-power CMOS device that can be used for a multitude of buffer type functions where the input is slow or noisy. The inputs are 5.5-V tolerant allowing it to translate down to $V_{CC}$ . In addition, the device can translate a signal up to $V_{CC}$ when the input is at least $V_T$ + (max). ## 9.2 Typical Application This application is for a low-cost oscillator. The SN74AUP1T17 at the output cleans up the noise from the clock generator so that it can be used in the system. Figure 3. Low-Cost Oscillator #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing. #### 9.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - Specified high and low levels. See (VT<sub>+</sub> and VT<sub>-</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as ( $V_1$ max) in the *Recommended Operating Conditions* table at any valid $V_{CC}$ . #### 2. Recommend Output Conditions - Load currents should not exceed (I<sub>O</sub> max) per output and should not exceed (continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in the *Absolute Maximum Ratings* table. - Outputs should not be pulled above V<sub>CC</sub>. Copyright © 2010–2015, Texas Instruments Incorporated #### **Typical Application (continued)** #### 9.2.3 Application Curves Figure 4 and Figure 5 show the power consumption with the AUP family. ## 10 Power Supply Recommendations The power supply can be any voltage between the min and max supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply a 0.1- $\mu$ F capacitor is recommended and if there are multiple Vcc pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass caps to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ## 11 Layout #### 11.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input terminals should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to Gnd or Vcc whichever make more sense or is more convenient. #### 11.2 Layout Example Figure 6. Layout Example Schematic ## 12 Device and Documentation Support #### 12.1 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.2 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | SN74AUP1T17DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (675, 67F) | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 15-Sep-2019 ## TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | В0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ı | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AUP1T17DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | www.ti.com 15-Sep-2019 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN74AUP1T17DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | # DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated