

# ST7LNB1Y0

## DiSEqC<sup>™</sup> slave microcontroller for SaTCR based LNBs and switchers

## Features

- Clock, reset and supply management
  - Reduced power consumption
  - Safe power on/off management by low voltage detector (LVD)
  - Internal 8 MHz oscillator
- Communication interface
  - Two DiSEqC<sup>TM</sup> communication interfaces
  - Four I<sup>2</sup>C communication interfaces
- I/O ports
  - 4 output pins for control of a legacy matrix



## Description

The ST7LNB1Y0 is an 8-bit microcontroller dedicated to DiSEqC slave operation in SaTCR based LNBs (low-noise blocks) and switchers.



#### Table 1.Device summary

| Features          | Part number: ST7LNB1Y0M6                                               |  |  |  |
|-------------------|------------------------------------------------------------------------|--|--|--|
| Packages          | SO16 narrow                                                            |  |  |  |
| Peripherals       | DiSEqC communication interface, 22 kHz tone detector, 13/18 V detector |  |  |  |
| Operating voltage | g voltage 4.5 to 5.5 V                                                 |  |  |  |
| Temperature range | -40 to +85 °C                                                          |  |  |  |

## Contents

| 1 | Pin d                    | escripti                                                                                                        | on                                                                                                                                                                                                                                                              | 6                                              |
|---|--------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 2 | Imple                    | mentat                                                                                                          | ion                                                                                                                                                                                                                                                             | 7                                              |
|   | 2.1                      | SaTCR                                                                                                           | s mapping                                                                                                                                                                                                                                                       | 7                                              |
|   | 2.2                      | Applica                                                                                                         | tion example                                                                                                                                                                                                                                                    | 3                                              |
| 3 | Funct                    | tional d                                                                                                        | escription                                                                                                                                                                                                                                                      | D                                              |
|   | 3.1                      | ST7LN                                                                                                           | B1Y0 applications                                                                                                                                                                                                                                               | С                                              |
|   | 3.2                      | DiSEqC                                                                                                          | C-ST commands                                                                                                                                                                                                                                                   | 1                                              |
|   |                          | 3.2.1                                                                                                           | Command signalling                                                                                                                                                                                                                                              | 2                                              |
|   |                          | 3.2.2                                                                                                           | Look up tables                                                                                                                                                                                                                                                  | 3                                              |
|   | 3.3                      | DiSEqC                                                                                                          | 2 1.0 command for legacy support                                                                                                                                                                                                                                | 5                                              |
| 4 | ST7L                     | NB1Y0                                                                                                           | configuration                                                                                                                                                                                                                                                   | 6                                              |
|   | 4.1                      | Comma                                                                                                           | and 0Fh                                                                                                                                                                                                                                                         | 6                                              |
|   | 4.2                      | Comma                                                                                                           | and 0Dh                                                                                                                                                                                                                                                         | 6                                              |
|   |                          |                                                                                                                 |                                                                                                                                                                                                                                                                 |                                                |
| 5 | Elect                    | rical cha                                                                                                       | aracteristics                                                                                                                                                                                                                                                   | )                                              |
| 5 | <b>Elect</b> i<br>5.1    |                                                                                                                 | aracteristics                                                                                                                                                                                                                                                   |                                                |
| 5 |                          |                                                                                                                 |                                                                                                                                                                                                                                                                 | 0                                              |
| 5 |                          | Parame                                                                                                          | eter conditions                                                                                                                                                                                                                                                 | 0                                              |
| 5 |                          | Parame<br>5.1.1                                                                                                 | eter conditions                                                                                                                                                                                                                                                 | 0<br>0<br>0                                    |
| 5 |                          | Parame<br>5.1.1<br>5.1.2                                                                                        | eter conditions                                                                                                                                                                                                                                                 | 0<br>0<br>0                                    |
| 5 |                          | Parame<br>5.1.1<br>5.1.2<br>5.1.3                                                                               | eter conditions                                                                                                                                                                                                                                                 | 0<br>0<br>0<br>0                               |
| 5 |                          | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5                                                             | eter conditions                                                                                                                                                                                                                                                 | 0<br>0<br>0<br>0<br>1                          |
| 5 | 5.1                      | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut                                                  | eter conditions       20         Minimum and maximum values       20         Typical values       20         Typical curves       20         Loading capacitor       20         Pin input voltage       21                                                      | 0<br>0<br>0<br>1<br>1                          |
| 5 | 5.1                      | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati                                       | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage21e maximum ratings21                                                                                                                          | 0<br>0<br>0<br>1<br>1<br>3                     |
| 5 | 5.1<br>5.2<br>5.3        | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati                                       | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage20e maximum ratings20ng conditions20                                                                                                           | 0<br>0<br>0<br>1<br>1<br>3<br>4                |
| 5 | 5.1<br>5.2<br>5.3        | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati<br>Supply<br>5.4.1                    | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage20e maximum ratings20ng conditions23current characteristics24                                                                                  | 0<br>0<br>0<br>1<br>1<br>3<br>4                |
| 5 | 5.1<br>5.2<br>5.3<br>5.4 | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati<br>Supply<br>5.4.1                    | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage20e maximum ratings21ng conditions22current characteristics24Supply current24                                                                  | 0<br>0<br>0<br>1<br>3<br>4<br>5                |
| 5 | 5.1<br>5.2<br>5.3<br>5.4 | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati<br>Supply<br>5.4.1<br>EMC ch          | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage20e maximum ratings21ng conditions23current characteristics24Supply current24haracteristics24                                                  | 0<br>0<br>0<br>0<br>1<br>3<br>4<br>5<br>5      |
| 5 | 5.1<br>5.2<br>5.3<br>5.4 | Parame<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>Absolut<br>Operati<br>Supply<br>5.4.1<br>EMC ch<br>5.5.1 | eter conditions20Minimum and maximum values20Typical values20Typical curves20Loading capacitor20Pin input voltage20e maximum ratings21ng conditions22current characteristics24Supply current24haracteristics24Functional EMS (electromagnetic susceptibility)24 | 0<br>0<br>0<br>1<br>1<br>3<br>4<br>5<br>5<br>6 |



| 7 | Revi | sion his | story                   |
|---|------|----------|-------------------------|
|   | 6.3  | Solder   | ing information         |
|   | 6.2  | Therm    | al characteristics      |
|   | 6.1  | Packa    | ge mechanical data 32   |
| 6 | Pack | age cha  | aracteristics           |
|   |      | 5.7.1    | Asynchronous RESET pin  |
|   | 5.7  | Contro   | I pin characteristics   |
|   |      | 5.6.2    | Output driving current  |
|   |      | 5.6.1    | General characteristics |



## List of tables

| Table 1.  | Device summary1                                                            |
|-----------|----------------------------------------------------------------------------|
| Table 2.  | Pin functions                                                              |
| Table 3.  | SaTCRs implementation                                                      |
| Table 4.  | Application types                                                          |
| Table 5.  | DiSEqC-ST command format                                                   |
| Table 6.  | ODU_SaTCR_Op (5Ah)                                                         |
| Table 7.  | ODU_SaTCR_Inst(5Bh)                                                        |
| Table 8.  | DiSEqC-ST command examples                                                 |
| Table 9.  | Feeds                                                                      |
| Table 10. | Local oscillator frequencies                                               |
| Table 11. | ST7LNB1Y0 applications                                                     |
| Table 12. | Legacy commands                                                            |
| Table 13. | Command 0Fh format                                                         |
| Table 14. | Command 0Dh format                                                         |
| Table 15. | Reply frame format                                                         |
| Table 16. | ST7LNB1Y0 EEPROM parameters 17                                             |
| Table 17. | Truth table for support of 8 RF inputs 19                                  |
| Table 18. | Voltage characteristics                                                    |
| Table 19. | Current characteristics                                                    |
| Table 20. | Thermal characteristics                                                    |
| Table 21. | General operating conditions                                               |
| Table 22. | Operating Conditions with Low Voltage Detector (LVD)23                     |
| Table 23. | Operating conditions with the DiSEqC <sup>™</sup> signalling               |
| Table 24. | Supply current characteristics                                             |
| Table 25. | EMS characteristics                                                        |
| Table 26. | EMI characteristics                                                        |
| Table 27. | Absolute maximum ratings                                                   |
| Table 28. | Electrical sensitivities                                                   |
| Table 29. | General characteristics                                                    |
| Table 30. | Output driving current characteristics                                     |
| Table 31. | Asynchronous RESET pin characteristics                                     |
| Table 32. | SO16 16-pin plastic small outline-150mil width, package mechanical data 32 |
| Table 33. | Thermal characteristics                                                    |
| Table 34. | Soldering compatibility (wave and reflow soldering process)                |
| Table 35. | Document revision history                                                  |
|           |                                                                            |



# List of figures

| Figure 1.<br>Figure 2. | Block diagram                                                         |
|------------------------|-----------------------------------------------------------------------|
| Figure 3.              | ST7LNB1Y0 in the Twin SaTCR and legacy (standard RF band) application |
| Figure 4.              | ST7LNB1Y0 in the Twin SaTCR application with one input only           |
| Figure 5.              | SaTCR control block diagram                                           |
| Figure 6.              | SaTCR control and legacy (standard RF band) 10                        |
| Figure 7.              | SaTCR control and legacy (wide RF band)                               |
| Figure 8.              | Signalling of the DiSEqC-ST command 12                                |
| Figure 9.              | Pin loading conditions                                                |
| Figure 10.             | Pin input voltage                                                     |
| Figure 11.             | Typical IDD in RUN vs. fCPU                                           |
| Figure 12.             | Two typical applications with unused I/O pin                          |
| Figure 13.             | Typical IPU vs. VDD with VIN=VSS                                      |
| Figure 14.             | Typical VOL at VDD=5 V (standard)                                     |
| Figure 15.             | Typical VOL at VDD=5V (high sink)                                     |
| Figure 16.             | Typical VDD-VOH at VDD=5 V                                            |
| Figure 17.             | SO16 16-pin plastic small outline -150mil width, package outline      |



## 1 Pin description

| Figure 2. | SO16 | narrow | pinout |
|-----------|------|--------|--------|
|-----------|------|--------|--------|



1. NC = Not Connected

See Table 2 for a description of the pin functions.

| Pin number | Per Function               | Eurotion description                                                                                                 |  |  |
|------------|----------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| SO16       | name                       | Function description                                                                                                 |  |  |
| 1          | V <sub>SS</sub>            | Ground                                                                                                               |  |  |
| 2          | V <sub>DD</sub>            | Power Supply (+5 volts)                                                                                              |  |  |
| 3          | RESET                      | Reset (active low) input                                                                                             |  |  |
| 4          | DTX                        | DiSEqC data transmit output                                                                                          |  |  |
| 5          | DRX1 <sup>(1)</sup>        | DiSEqC-ST <sup>(2)</sup> and legacy DiSEqC <sup>(3)</sup> 1.0 data receive input                                     |  |  |
| 6          | DRX2                       | DiSEqC-ST data receive input and DiSEqC- 1.0 with 13 to 18V transition (if a DiSEqC- command is sent before on DRX1) |  |  |
| 7,8        | -                          | Not used <sup>(4)</sup>                                                                                              |  |  |
| 9          | SDA4 / MAT4                | I <sup>2</sup> C data line 4 / legacy matrix control line 4                                                          |  |  |
| 10         | SCL4 / MAT3 <sup>(5)</sup> | I <sup>2</sup> C clock line 4 / legacy matrix control line 3                                                         |  |  |
| 11         | SDA3 / MAT2                | I <sup>2</sup> C data line 3 / legacy matrix control line 2                                                          |  |  |
| 12         | SCL3 / MAT1                | I <sup>2</sup> C clock line 3 / legacy matrix control line 1                                                         |  |  |
| 13         | SDA2                       | I <sup>2</sup> C data line 2                                                                                         |  |  |
| 14         | SCL2                       | I <sup>2</sup> C clock line 2                                                                                        |  |  |
| 15         | SDA1                       | I <sup>2</sup> C data line 1                                                                                         |  |  |
| 16         | SCL1                       | I <sup>2</sup> C clock line 1                                                                                        |  |  |

1. If only one input is required by the application, DRX1 must be used by default.

2. DiSEqC-ST: special DiSEqC command set for SaTCRs control (refer to Section 3.2 for more details).

3. DiSEqC 1.0: refer to Section 3.3.

4. Unused pins must be tied to ground.

5. During normal operation this pin must not be pulled-down.



## 2 Implementation

## 2.1 SaTCRs mapping

The ST7LNB1Y0 could communicate through  $I^2C$  with up to 8 SaTCRs (refer to *Table 3*). The following hardware implementation of SaTCRs must be respected:

| SaTCR<br>number | SaTCR <sup>(1)</sup>                                              | SaTCR address | I <sup>2</sup> C line |  |
|-----------------|-------------------------------------------------------------------|---------------|-----------------------|--|
| 0               | SaTCR <sub>1</sub>                                                | C8h           | l <sup>2</sup> C 1    |  |
| 1               | SaTCR <sub>2</sub>                                                | CAh           | TCT                   |  |
| 2               | SaTCR <sub>3</sub>                                                | C8h           | l <sup>2</sup> C 2    |  |
| 3               | SaTCR <sub>4</sub>                                                | CAh           | 162                   |  |
| 4               | SaTCR <sub>5</sub>                                                | C8h           | l <sup>2</sup> C 3    |  |
| 5               | SaTCR <sub>6</sub>                                                | CAh           | I-C 3                 |  |
| 6               | SaTCR <sub>7</sub>                                                | C8h           |                       |  |
| 7               | SaTCR <sub>8</sub> / legacy SaTCR (for wide RF band applications) | CAh           | l <sup>2</sup> C 4    |  |

| Table 3. SaT | Rs implementation |
|--------------|-------------------|
|--------------|-------------------|

1. As a convention, SaTCR1 must be associated to the BPF having the lowest center frequency of the application, SaTCR2 to the BPF having the next higher center frequency and so on.

## 2.2 Application example

*Figure 3* and *Figure 4* show example application circuits for the ST7LNB1Y0 with and without legacy signal.



#### Figure 3. ST7LNB1Y0 in the Twin SaTCR and legacy (standard RF band) application

1. The divider chain connected to the DRX1 and DRX2 pins must have the following resistance values: 330K $\Omega$  and 100 K $\Omega$ .

2. Unused I^2C lines (14,13) have to be linked to  $V_{CC}$  through 12  $K\Omega$  resistors.

3. RTA-STB: remote tuning able set-top box (STB supporting SaTCR control).

4. The transistor is optional, it is used for EEPROM parameters bytes reading using DiSEqC.

5. During normal operation this pin must not be pulled-down.

6. When the LVD is enabled (default state), it is mandatory not to connect a pull-up resistor. A 10 nF pull-down capacitor is recommended to filter noise on the reset line.



#### Figure 4. ST7LNB1Y0 in the Twin SaTCR application with one input only

- 1. NC = Not Connected.
- 2. The divider chain connected to the DRX1 pins must have the following resistance values: 330 K $\Omega$  and 100 K $\Omega$ .
- 3. Unused I^2C lines (SCL2,SDA2) have to be linked to  $V_{CC}$  through 12 K $\Omega$  resistors.
- 4. RTA-STB: Remote Tuning Able Set Top Box (STB supporting SaTCR control).
- 5. The transistor is optional, it is used for EEPROM parameters bytes reading using DiSEqC.
- 6. During normal operation this pin must not be pulled-down.
- 7. When the LVD is enabled (default state), it is mandatory not to connect a pull-up resistor. A 10 nF pull-down capacitor is recommended to filter noise on the reset line.



## 3 Functional description

## 3.1 ST7LNB1Y0 applications

The ST7LNB1Y0 is intended to be used in different LNB switcher applications supporting SaTCRs.

Three main types of applications could be distinguished (see Table 4).

| Table 4. | Application types                                             |                                                                                                                                             |
|----------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Num      | Application type                                              | Description                                                                                                                                 |
| 0        | SaTCR control <sup>(1)</sup> (see <i>Figure 5</i> )           | <ul> <li>Control through I<sup>2</sup>C of up to 8 SaTCRs</li> </ul>                                                                        |
| 1        | SaTCR and legacy (standard RF band)<br>(see <i>Figure 6</i> ) | <ul> <li>The ST7LNB1Y0 controls through I<sup>2</sup>C up to 4<br/>SaTCRs</li> <li>Control of a legacy matrix using up to 4 pins</li> </ul> |
| 2        | SaTCR and legacy (wide RF band)<br>(see <i>Figure 7</i> )     | <ul> <li>Control though I<sup>2</sup>C of up to 6 SaTCRs + legacy</li> <li>Control of a dedicated SaTCR for the legacy support</li> </ul>   |

Table 4. Application types

1. This application could support up to 8 RF feeds. (applications 1 and 2 are limited to 4 RF feeds).

An EEPROM parameter will be used for configuring the ST7LNB1Y0 for a particular application type (refer to *Section 4* for more details on how to program the EEPROM parameter).

Figure 5. SaTCR control block diagram









Figure 7. SaTCR control and legacy (wide RF band)

## 3.2 DiSEqC-ST commands

To control SaTCR based LNBs and switchers, two new DiSEqC commands are used:

- ODU\_SatCR\_Op (5Ah): this command is used during LNB or switcher normal operation.
- ODU\_SatCR\_Inst (5Bh): this command is used only during the LNB or switcher installation.

Both commands frames must have the following DiSEqC format:

#### Table 5. DiSEqC-ST command format

| E0h / E2h <sup>(1)</sup> | DiSEqC<br>Slave address | 5Ah /5Bh | DATA1 | DATA2 |
|--------------------------|-------------------------|----------|-------|-------|
|                          |                         |          |       |       |

1. All commands accept E0h or E2h framing. Whatever the command, if E2h framing is used, then the MCU sends at least the response E4h (refer to Section 4.2).

Different subcommands are defined, depending on the data bytes which are sent (refer to *Table 6* and *Table 7*).

#### Table 6. ODU\_SaTCR\_Op (5Ah)

| Sub-command       |    |     |             | DAT                 | A1                    |        | DATA2    | Command Description                                    |
|-------------------|----|-----|-------------|---------------------|-----------------------|--------|----------|--------------------------------------------------------|
| Sub-command       | 7  | 6   | 5           | 4:2                 | 1                     | 0      | DATAZ    | Command Description                                    |
| ODU_ChangeChannel | Sa | TCF | <b>(</b> 1) | Feed <sup>(2)</sup> | Tun[9] <sup>(3)</sup> | Tun[8] | Tun[7:0] | This command is used for the channel selection.        |
| ODU_PowerOff      | Sa | aTC | R           |                     | 0                     |        | 00h      | This command is used to put a SaTCR in low power mode. |

1. SaTCR: SaTCR number [0 to 7] (refer to Table 3).

2. Feed: matrix RF input [0 to 7] (refer to Table 9).

3. Tun[9:0]: tuning word.



| Sub-command               |    |     |    | DA | TA1 |    |   |   | DATA2                    | Command Description                                                                                                                                     |
|---------------------------|----|-----|----|----|-----|----|---|---|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sub-command               | 7  | 6   | 5  | 4  | 3   | 2  | 1 | 0 | DAIAZ                    | Command Description                                                                                                                                     |
| ODU_Config <sup>(1)</sup> | Sa | aT( | CR | 0  | 0   | 0  | 0 | 1 | AppliNum <sup>(2)</sup>  | This command is sent by an RTA-STB in order<br>to determine the ST7LNB1Y0 application<br>number.                                                        |
| ODU_Lofreq <sup>(3)</sup> | Sa | aT( | CR | 0  | 0   | 0  | 1 | 0 | LOfreqNum <sup>(4)</sup> | This command is sent by the RTA-STB in<br>order to determine the L.O frequencies<br>present in the LNB.                                                 |
| ODU_SaTCRxSignalOn        |    | хх  | [  |    |     | 00 |   |   | xxh                      | When receiving this command the<br>ST7LNB1Y0 commands all the SaTCRs to<br>send a tone in order to indicate their<br>respective BPF center frequencies. |

#### Table 7. ODU\_SaTCR\_Inst(5Bh)

 ODU\_Config: When receiving this command the ST7LNB1Y0 checks if the Polonium indicated in data1 corresponds to the ST7LNB1Y0 application number, if it is the case the ST7LNB1Y0 commands SaTCR indicated in data1 to send a tone having as frequency F = Fbpf<sub>SaTCR</sub> else F = Fbpf<sub>SaTCR</sub> + 20 MHz.

2. AppliNum: application number [1 to FFh] (refer to Table 11).

 ODU\_Lofreq: When receiving this command the ST7LNB1Y0 checks if the LOfreqNum indicated in data1 corresponds to the one of the L.Os present in the application, if it is the case the ST7LNB1Y0 commands SaTCR indicated in data1 to send a tone having as frequency F = Fbpf<sub>SaTCR</sub> else F = Fbpf<sub>SaTCR</sub> + 20 MHz.

4. LofreqNum: Local oscillator table entry number [1 to FFh] (refer to *Table 10*).

#### Table 8. DiSEqC-ST command examples

| LNB                | DiSEqC Frame   | Description                                                                                                  |
|--------------------|----------------|--------------------------------------------------------------------------------------------------------------|
| ODU_Config         | E0 00 5B 01 02 | The STB asks if the application number is 2, the reply tone is expected from SaTCR <sub>1</sub> .            |
| ODU_Lofreq         | E0 10 5B 42 04 | The STB asks if the LO frequency number 4 is present on the LNB, the reply tone is expected from $SaTCR_3$ . |
| ODU_Change_Channel | E0 00 5A 24 55 | The STB asks for a channel_change on SaTCR <sub>2</sub> with a Tuning = $055h$ from matrix RF input = Feed1. |

#### 3.2.1 Command signalling

In order to be detected, the DiSEqC-ST commands must be sent after a voltage change from 13 to 18 V. A delay time, t, between 4 ms and 24 ms must be respected before sending the DiSEqC-ST commands (see *Figure 8*).

#### Figure 8. Signalling of the DiSEqC-ST command





## 3.2.2 Look up tables

Table 9. Feeds<sup>(1)</sup>

| Feed |      | RF input     |           |
|------|------|--------------|-----------|
| reed | Band | Polarization | Satellite |
| 0    | Low  | Vertical     | A         |
| 1    | High | Vertical     | A         |
| 2    | Low  | Horizontal   | A         |
| 3    | High | Horizontal   | A         |
| 4    | Low  | Vertical     | В         |
| 5    | High | Vertical     | В         |
| 6    | Low  | Horizontal   | В         |
| 7    | High | Horizontal   | В         |

1. Applications supporting legacy are limited to one satellite only (satellite A).

#### Table 10. Local oscillator frequencies

| LofreqNu | ım (hex) | Local oscillator frequency |
|----------|----------|----------------------------|
|          | 00       | none                       |
|          | 01       | Not Known                  |
|          | 02       | 9.750 GHz                  |
|          | 03       | 10.000 GHz                 |
|          | 04       | 10.600 GHz                 |
|          | 05       | 10.750 GHz                 |
|          | 06       | 11.000 GHz                 |
| Standard | 07       | 11.250 GHz                 |
| RF band  | 08       | 11.475 GHz                 |
|          | 09       | 20.250 GHz                 |
|          | 0A       | 5.150 GHz                  |
|          | 0B       | 1.585 GHz                  |
|          | 0C       | 13.850 GHz                 |
|          | 0D       | not allocated              |
|          | 0E       | not allocated              |
|          | 0F       | not allocated              |

| LofreqNur      | n (hex)  | Local oscillator frequency |
|----------------|----------|----------------------------|
|                | 10       | none (switcher)            |
|                | 11       | 10.000 GHz                 |
| Wide RF band   | 12       | 10.200 GHz                 |
| WILLE RF Dariu | 13       | 13.250 GHz                 |
|                | 14       | 13.450 GHz                 |
|                | 15 to 1F | not allocated              |

 Table 10.
 Local oscillator frequencies (continued)

### Table 11. ST7LNB1Y0 applications

| Application<br>number<br>(AppliNum) | Application                                |
|-------------------------------------|--------------------------------------------|
| 01                                  | Single SatCR and legacy (standard RF band) |
| 02                                  | Twin SatCR (standard RF band)              |
| 03                                  | Twin SatCR and legacy (standard RF band)   |
| 04                                  | Quad SatCR (standard RF band)              |
| 05                                  | Double Twin SatCR (standard RF band)       |
| 06                                  | Twin SatCR (wide RF band)                  |
| 07                                  | Twin SatCR and legacy (wide RF band)       |
| 08                                  | Quad SatCR (wide RF band)                  |
| 09                                  | 8 SatCR (standard RF band)                 |
| 0Ah                                 | 6 SatCR (standard RF band)                 |
| 0Bh                                 | Quad SatCR and legacy (standard RF band)   |
| 0Ch to FFh                          | TBD <sup>(1)</sup>                         |

1. TBD stands for to be defined.



## 3.3 DiSEqC 1.0 command for legacy support

The DiSEqC 1.0 commands for the control of the legacy are the following:

- 00h: this command is used to restore the backwards compatibility.
- **38h**: this command is used to write to port group command.

For application supporting the legacy (except for application 1), the backwards signalling (13/18 V, 22 kHz tone) is recognized until a valid DiSEqC 1.0 command is detected.

The following table presents the truth table for the legacy commands:

| Command<br>38h | Equivalent backwards signalling | Selected feed | Band | Polarity   | Satellite |
|----------------|---------------------------------|---------------|------|------------|-----------|
| E0 xx 38 F0    | 13v / 0 kHz                     | 0             | Low  | Vertical   | А         |
| E0 xx 38 F1    | 13v / 22 kHz                    | 1             | High | Vertical   | А         |
| E0 xx 38 F2    | 18v / 0 kHz                     | 2             | Low  | Horizontal | А         |
| E0 xx 38 F3    | 18v / 22 kHz                    | 3             | High | Horizontal | А         |

Table 12. Legacy commands



## 4 ST7LNB1Y0 configuration

To configure the ST7LNB1Y0 for the required target application, a dedicated DiSEqC command is implemented. This configuration is stored in the ST7LNB1Y0 embedded EEPROM location.

## 4.1 Command 0Fh

ST7LNB1Y0 devices are shipped to customers with a default parameter value. These parameters can be updated using a dedicated 0Fh DiSEqC command.

This command has the following format where "data" is the parameter value to be programmed at the "index" location as shown in *Table 16*.

Note: The special command E0 xx 0F FF FF protects the EEPROM data from any subsequent write access (where xx is the corresponding DiSEqC slave address).

| Table 13. Cor | nmand 0Fh | format |
|---------------|-----------|--------|
|---------------|-----------|--------|

| E0h DiSEqC c | Fh index | data |
|--------------|----------|------|
|--------------|----------|------|

### 4.2 Command 0Dh

For reading a parameter inside the EEPROM a dedicated 0Dh command has been added.

The command format is described in *Table 14*, where "index" is the address of the byte to be read from EEPROM.

#### Table 14. Command 0Dh format

| E2h <sup>(1)</sup> DiSEqC<br>slave address         0Dh <sup>(2)</sup> index |  |
|-----------------------------------------------------------------------------|--|
|-----------------------------------------------------------------------------|--|

1. E2h framing (and E4h response) is supported from version 1.1 of the LNB1 software (previously, the command 0Dh was implemented with E0h framing and the data response was without E4h framing).

2. After the Command 0Dh, there is a delay of 10ms before getting the reply frame.

The format of the reply frame is given in *Table 15*, format where "data" is the byte read from EEPROM.

#### Table 15.Reply frame format

|--|

#### Timings

The time required to update a byte parameter (write and read operation) is 130 ms, while the time required to update all parameters is about 3.5 s.



| Index | Parameter                                                  | Description                                | Default<br>value |
|-------|------------------------------------------------------------|--------------------------------------------|------------------|
| 00    | Slave Address                                              | DiSEqC slave address <sup>(1)</sup>        | 11h              |
| 01    | SaTCR <sub>1</sub> BPF (lsb)                               |                                            | 5Dh              |
| 02    | SaTCR <sub>1</sub> BPF (msb)                               |                                            | 02h              |
| 03    | SaTCR <sub>2</sub> BPF (lsb)                               |                                            | C6h              |
| 04    | SaTCR <sub>2</sub> BPF (msb)                               |                                            | 02h              |
| 05    | SaTCR <sub>3</sub> BPF (lsb)                               |                                            | 48h              |
| 06    | SaTCR <sub>3</sub> BPF (msb)                               | (2)                                        | 03h              |
| 07    | SaTCR <sub>4</sub> BPF (lsb)                               |                                            | FCh              |
| 08    | SaTCR <sub>4</sub> BPF (msb)                               |                                            | 03h              |
| 09    | SaTCR <sub>5</sub> BPF (lsb)                               |                                            | FFh              |
| 0A    | SaTCR <sub>5</sub> BPF (msb)                               |                                            | FFh              |
| 0B    | SaTCR <sub>6</sub> BPF (lsb)                               |                                            | FFh              |
| 0C    | SaTCR <sub>6</sub> BPF (msb)                               |                                            | FFh              |
| 0D    | SaTCR <sub>7</sub> BPF(lsb) / legacy SaTCR Low band (msb)  |                                            | FFh              |
| 0E    | SaTCR <sub>7</sub> BPF(msb) / legacy SaTCR Low band (lsb)  | (3)                                        | FFh              |
| 0F    | SaTCR <sub>8</sub> BPF(lsb) / legacy SaTCR High band (msb) |                                            | FFh              |
| 10    | SaTCR <sub>8</sub> BPF(msb) / legacy SaTCR High band (lsb) |                                            | FFh              |
| 11    | Applitype                                                  | Application type number (refer to Table 4) | 00h              |
| 12    | AppliNum                                                   | Application number (refer to Table 11)     | 04h              |
| 13    | High L.O freq Number                                       | refer to Table 10                          | 04h              |
| 14    | Low L.O freq Number                                        | refer to Table 10                          | 02h              |

### Table 16. ST7LNB1Y0 EEPROM parameters



| Index      | Parameter                                             | Description                     | Default<br>value |
|------------|-------------------------------------------------------|---------------------------------|------------------|
| 15         | SaTCR <sub>1</sub> matrix truth table                 |                                 | ACh              |
| 16         |                                                       |                                 | 35h              |
| 17         | SaTCR <sub>2</sub> matrix truth table                 |                                 | 59h              |
| 18         |                                                       | (4)<br>(4)<br>(5)<br>(4)<br>(6) | 6Ah              |
| 19         | SaTCR <sub>3</sub> matrix truth table                 |                                 | 56h              |
| 1A         |                                                       | (4)                             | 9Ah              |
| 1B         | SaTCR <sub>4</sub> matrix truth table                 |                                 | 95h              |
| 1C         |                                                       |                                 | A6h              |
| 1D         | SaTCR <sub>5</sub> matrix truth table                 |                                 | FFh              |
| 1E         |                                                       |                                 | FFh              |
| 1F         | SaTCR <sub>6</sub> matrix truth table                 |                                 | FFh              |
| 20         |                                                       |                                 | FFh              |
| 21         | SaTCR7 matrix truth table                             |                                 | FFh              |
| 22         |                                                       |                                 | FFh              |
| 23         | SaTCR <sub>8</sub> matrix truth table / legacy matrix |                                 | FFh              |
| 24         |                                                       |                                 | FFh              |
| 25         | SaTCRs GAIN <sup>(5)</sup>                            | SaTCRs 1 to 4 Gain              | FFh              |
| 26         |                                                       | SaTCRs 5 to 8 Gain              | FFh              |
| 27         | SaTCRs number                                         | (6)                             | 04h              |
| 28         | Tuning step size (unit= 1MHz)                         |                                 | 04h              |
| 29         | Software Version Number                               |                                 | 14h              |
| 2A /<br>2B | RESERVED                                              | 7)                              |                  |

Table 16. ST7LNB1Y0 EEPROM parameters (continued)

1. Besides the address defined in the EEPROM at index 00h, addresses 10h and 00h are recognized also as valid addresses.

2. SaTCR<sub>X</sub> BPF = BPF<sub>X</sub> center frequency (MHz) / 2.

When an application supports the wide RF band only one local oscillator with a frequency  $F_{LO}$  is present in the LNB. In this case the selection of the high or the low band for the legacy output is performed by a dedicated SaTCR. 3. Two parameters are needed for the band selection:

- The tuning word for the low band selection =  $[(F_{LO (MHz)} - F_{Low (MHz)})/4] - 350$ : where  $F_{Low}$  corresponds to the Low LO frequency.

- The tuning word for the high band selection = [(F<sub>LO (MHz)</sub> - F<sub>High (MHz)</sub>)/4] - 350: where F<sub>High</sub> corresponds to the High band

LO frequency. Example: in a wide band application with  $F_{LO}$ = 13250 MHz, for emulating a low band local oscillator at 9750 MHz, index 0Dh and index 0Eh must be loaded with the decimal value D = dec [0D:0E] = round ((13250-9750)/4) - 350 = 525.

4. Matrix truth table for SaTCRx or legacy:

- If 4 RF inputs are implemented then the matrix truth table has the following coding on 2 bytes: "aaaabbbb ccccdddd" where:

aaaa= selection of Feed1 on SaTCRx, aaaa = [MAT4, MAT3, MAT2, MAT1] bbbb= selection of Feed0 on SaTCRx, bbbb = [MAT4, MAT3, MAT2, MAT1] cccc = selection of Feed3 on SaTCRx, cccc = [MAT4, MAT3, MAT2, MAT1] dddd= selection of Feed2 on SaTCRx,dddd = [MAT4, MAT3, MAT2, MAT1]

- If 8RF inputs are implemented then the truth table given in Table 17 is used.



- 5. In order to enable the support of 8 RF inputs: the value '0000h' has to be programmed in index 15h and 16h. SaTCRs gain value: it has the following format on two bytes: "AaBbCcDd EeFfGgHh" where Aa= gain for SaTCR<sub>1</sub>, Bb = gain for SaTCR<sub>2</sub>, Cc= gain for SaTCR<sub>3</sub>, Dd=gain for SaTCR<sub>4</sub>, Ee= gain for SaTCR<sub>5</sub>, Ff= gain for SaTCR<sub>6</sub>, Gg= gain for SaTCR<sub>7</sub>, Hh=gain for SaTCR<sub>8</sub> or legacy SaTCR. Upper case letters and upper case letters indicate LNA and IF gain, respectively.
- 6. SaTCRs number does not include the legacy SaTCR for the wide RF band applications.
- 7. RESERVED bytes: do not write to this location.

| Feed | MAT1 | MAT2 | MAT3 | MAT4 |
|------|------|------|------|------|
| 0    | 0    | 0    | 0    | 0    |
| 1    | 1    | 0    | 0    | 0    |
| 2    | 0    | 1    | 0    | 0    |
| 3    | 1    | 1    | 0    | 0    |
| 4    | 0    | 0    | 1    | 0    |
| 5    | 1    | 0    | 1    | 0    |
| 6    | 0    | 1    | 1    | 0    |
| 7    | 1    | 1    | 1    | 0    |

Table 17.Truth table for support of 8 RF inputs

## 5 Electrical characteristics

### 5.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 5.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

#### 5.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 5 V for the 4.5 V  $\leq V_{DD} \leq$  5.5 V voltage range. They are given only as design guidelines and are not tested.

#### 5.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 5.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 9.

#### Figure 9. Pin loading conditions



#### 5.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 10.

#### Figure 10. Pin input voltage



### 5.2 Absolute maximum ratings

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Table 18. | Voltage characteristics |
|-----------|-------------------------|
|-----------|-------------------------|

| Symbol                            | Ratings                                               | Maximum value                                           | Unit       |
|-----------------------------------|-------------------------------------------------------|---------------------------------------------------------|------------|
| V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage                                        | 7.0                                                     |            |
| V <sub>IN</sub>                   | Input voltage on any pin <sup>(1)(2)</sup>            | V <sub>SS</sub> –0.3 to<br>V <sub>DD</sub> +0.3         | V          |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (Human Body<br>Model) | see Section 5.5.3:<br>maximum ratings (<br>sensitivity) | electrical |

Directly connecting the I/O pins to V<sub>DD</sub> or V<sub>SS</sub> could damage the device if an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: 10kΩ for I/Os). Unused I/O pins must be tied in the same way to V<sub>DD</sub> or V<sub>SS</sub> according to their reset configuration.

When the current limitation is not possible, the V<sub>IN</sub> absolute maximum rating must be respected, otherwise
refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is
induced by V<sub>IN</sub><V<sub>SS</sub>.

57

| Symbol                                  | Ratings                                                                 | Maximum value | Unit |
|-----------------------------------------|-------------------------------------------------------------------------|---------------|------|
| I <sub>VDD</sub>                        |                                                                         |               |      |
| I <sub>VSS</sub>                        | Total current out of $V_{SS}$ ground lines (sink) <sup>(1)</sup>        | 100           |      |
|                                         | Output current sunk by any standard I/O and control pin                 | 25            |      |
| Ι <sub>ΙΟ</sub>                         | Output current sunk by any high sink I/O pin                            | 50            | ~^   |
|                                         | Output current source by any I/Os and control pin                       | - 25          | mA   |
| (2)(3)                                  | Injected current on RESET pin                                           |               |      |
| I <sub>INJ(PIN)</sub> <sup>(2)(3)</sup> | Injected current on any other pin <sup>(4)(5)</sup>                     | ± 5           |      |
| $\Sigma I_{\rm INJ(PIN)}^{(2)}$         | Total injected current (sum of all I/O and control pins) <sup>(4)</sup> | ± 20          |      |

Table 19. **Current characteristics** 

1. All power ( $V_{DD}$ ) and ground ( $V_{SS}$ ) lines must always be connected to the external supply.

When the current limitation is not possible, the V<sub>IN</sub> absolute maximum rating must be respected, otherwise
refer to I<sub>INJ(PIN)</sub> specification. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is
induced by V<sub>IN</sub><V<sub>SS</sub>.

Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken: 3.

Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits)
 Pure digital pins must have a negative injection less than 1.6 mA. In addition, it is recommended to inject

the current as far as possible from the analog input pins.

- 4. When several inputs are submitted to a current injection, the maximum Σl<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with Σl<sub>INJ(PIN)</sub> maximum current injection on four I/O port pins of the device.
- 5. True open drain I/O port pins do not accept positive injection.

#### Table 20. Thermal characteristics

| Symbol           | Ratings                                                                 | Value                               |  |  |  |
|------------------|-------------------------------------------------------------------------|-------------------------------------|--|--|--|
| T <sub>STG</sub> | Storage temperature range                                               | brage temperature range -65 to +150 |  |  |  |
| TJ               | Maximum junction temperature (see Section 6.2: Thermal characteristics) |                                     |  |  |  |



## 5.3 Operating conditions

#### Table 21. General operating conditions

| Symbol          | Parameter           | Conditions | Min | Max | Unit |
|-----------------|---------------------|------------|-----|-----|------|
| V <sub>DD</sub> | Supply voltage      |            | 4.5 | 5.5 | V    |
| T <sub>A</sub>  | Ambient temperature |            | -40 | +85 | °C   |

#### Table 22. Operating Conditions with Low Voltage Detector (LVD)

| Symbol                | Parameter                                            | Conditions                                   | Min  | Тур  | Max   | Unit |
|-----------------------|------------------------------------------------------|----------------------------------------------|------|------|-------|------|
| V <sub>IT+(LVD)</sub> | Reset release threshold<br>(V <sub>DD</sub> rise)    |                                              | 4.00 | 4.25 | 4.50  | V    |
| V <sub>IT-(LVD)</sub> | Reset generation threshold<br>(V <sub>DD</sub> fall) |                                              | 3.80 | 4.10 | 4.30  | v    |
| V <sub>hys</sub>      | LVD voltage threshold<br>hysteresis                  | V <sub>IT+(LVD)</sub> -V <sub>IT-(LVD)</sub> |      | 200  |       | mV   |
| Vt <sub>POR</sub>     | V <sub>DD</sub> rise time rate <sup>(1)</sup>        |                                              | 20   |      | 20000 | μs/V |
| t <sub>g(VDD)</sub>   | Filtered glitch delay on $V_{DD}$                    | Not detected by the LVD                      |      |      | 150   | ns   |
| I <sub>DD(LVD</sub> ) | LVD/AVD current consumption                          |                                              |      | 200  |       | μA   |

 Not tested in production. The V<sub>DD</sub> rise time rate condition is needed to ensure a correct device power-on and LVD reset. When the V<sub>DD</sub> slope is outside these values, the LVD may not ensure a proper reset of the MCU.

#### Table 23. Operating conditions with the DiSEqC<sup>™</sup> signalling

| Symbol                | Parameter                                                                | Conditions | Min                | Тур | Max  | Unit                        |
|-----------------------|--------------------------------------------------------------------------|------------|--------------------|-----|------|-----------------------------|
| f <sub>DiSEqC</sub>   | DiSEqC tone frequency                                                    |            | 17.6               | 22  | 26.4 | kHz                         |
| V <sub>DiSEqC</sub>   | DiSEqC tone voltage                                                      |            | 100 <sup>(1)</sup> | 650 |      | $\mathrm{mV}_{\mathrm{PP}}$ |
| V <sub>Backward</sub> | 13/18 volt backward<br>compatibility voltage<br>threshold <sup>(2)</sup> |            |                    | 15  |      | V                           |

1. The MCU is able to detect a DiSEqC signal with an amplitude from 100mV. However it is advised to ensure a DiSEqC amplitude of at least 150 to 200mV to improve robustness against noise.

2. In backwards compatible mode, bus DC voltage is compared with 15 V, if it exceeds this voltage then it is considered as 18 V, otherwise it is considered as 13 V.



## 5.4 Supply current characteristics

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added.

#### 5.4.1 Supply current

 $T_A = -0$  to +125 °C unless otherwise specified

| Table 24. | Supply | current | characteristics |
|-----------|--------|---------|-----------------|
|-----------|--------|---------|-----------------|

| Symbol          | Parameter                                                      | Conditions                                       | Тур  | Max | Unit |
|-----------------|----------------------------------------------------------------|--------------------------------------------------|------|-----|------|
|                 | Supply current in RUN mode <sup>(1)</sup>                      |                                                  | 4.50 | 7   |      |
| I <sub>DD</sub> | Supply current for LNB or switcher applications <sup>(2)</sup> | V <sub>DD</sub> = 5.5 V, f <sub>CPU</sub> =8 MHz |      | 20  | mA   |

1. 1. CPU running with memory access, all I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load), all peripherals in reset state; clock input (CLKIN) driven by external square wave, LVD disabled.

2. 2. Data based on typical ST7LNB0 LNB or switcher application software running.

#### Figure 11. Typical $I_{DD}$ in RUN vs. $f_{CPU}$



### 5.5 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

#### 5.5.1 Functional EMS (electromagnetic susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- **ESD**: Electrostatic Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)
- Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RESET pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

| Symbol            | Parameter                                                                                                                                            | Conditions                                                                                        | Level/<br>Class |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to<br>induce a functional disturbance                                                                    | V <sub>DD</sub> =5 V, T <sub>A</sub> =+25 °C, f <sub>OSC</sub> =8 MHz<br>conforms to IEC 1000-4-2 | 2B              |
| V <sub>FFTB</sub> | Fast transient voltage burst limits to be<br>applied through 100pF on V <sub>DD</sub> and V <sub>DD</sub> pins<br>to induce a functional disturbance | V <sub>DD</sub> =5 V, T <sub>A</sub> =+25 °C, f <sub>OSC</sub> =8 MHz<br>conforms to IEC 1000-4-4 | 3B              |

Table 25. EMS characteristics



57

### 5.5.2 Electromagnetic Interference (EMI)

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm SAE J 1752/3 which specifies the board and the loading of each pin.

| Symbol           | Parameter  | Conditions                                                   | Monitored            | Max<br>[f <sub>osc/</sub> | r vs.<br>/f <sub>CPU</sub> ] | Unit |
|------------------|------------|--------------------------------------------------------------|----------------------|---------------------------|------------------------------|------|
| Symbol           | Faranieter | Conditions                                                   | Frequency<br>Band    | 1/4<br>MHz                | 1/8<br>MHz                   | z    |
|                  |            |                                                              | 0.1 MHz to<br>30 MHz | 8                         | 14                           |      |
| S <sub>EMI</sub> | Peak level | V <sub>DD</sub> =5V, T <sub>A</sub> =+25°C,<br>SO16 package, | 30 MHz to<br>130 MHz | 27                        | 32                           | dBμV |
|                  |            | conforming to SAE J 1752/3                                   | 130 MHz to<br>1 GHz  | 26                        | 28                           |      |
|                  |            |                                                              | SAE EMI Level        | 3.5                       | 4                            | -    |

 Table 26.
 EMI characteristics<sup>(1)</sup>

1. Data based on characterization results, not tested in production.

### 5.5.3 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

#### **Electrostatic Discharge (ESD)**

Electrostatic Discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the JESD22-A114A/A115A standard.

 Table 27.
 Absolute maximum ratings<sup>(1)</sup>

| Symbol                | Ratings                                            | Conditions             | Maximum<br>value <sup>1)</sup> | Unit |  |
|-----------------------|----------------------------------------------------|------------------------|--------------------------------|------|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> =+25 °C | 4000                           | V    |  |

1. Data based on characterization results, not tested in production.

#### Static and Dynamic latch-up

- LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.
- **DLU**: Electrostatic discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards. For more details, refer to the application note AN1181.

| Symbol | Parameter              | Conditions                                                                 | Class <sup>1)</sup> |
|--------|------------------------|----------------------------------------------------------------------------|---------------------|
| LU     | Static latch-up class  | T <sub>A</sub> =+25°C                                                      | А                   |
| DLU    | Dynamic latch-up class | V <sub>DD</sub> =5.5 V, f <sub>OSC</sub> =4 MHz,<br>T <sub>A</sub> =+25 °C | A                   |

#### Table 28. Electrical sensitivities<sup>(1)</sup>

 Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard).



## 5.6 I/O port pin characteristics

#### 5.6.1 General characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{OSC}$ , and  $T_A$  unless otherwise specified.

#### Table 29. General characteristics

| Symbol                | Parameter                                            | Conditions                                              | Min          | Тур | Max                | Unit |
|-----------------------|------------------------------------------------------|---------------------------------------------------------|--------------|-----|--------------------|------|
| V <sub>IL</sub>       | Input low level voltage                              |                                                         |              |     | $0.3V_{\text{DD}}$ | V    |
| $V_{IH}$              | Input high level voltage                             |                                                         | $0.7 V_{DD}$ |     |                    | v    |
| V <sub>hys</sub>      | Schmitt trigger voltage<br>hysteresis <sup>(1)</sup> |                                                         |              | 400 |                    | mV   |
| ١L                    | Input leakage current                                | $V_{SS} \leq V_{IN} \leq V_{DD}$                        |              |     | ±1                 |      |
| ۱ <sub>S</sub>        | Static current consumption <sup>(2)</sup>            | Floating input mode                                     |              |     | 200                | μA   |
| R <sub>PU</sub>       | Weak pull-up equivalent resistor <sup>(3)</sup>      | V <sub>IN</sub> =V <sub>SS</sub> , V <sub>DD</sub> =5 V | 50           | 120 | 250                | kΩ   |
| C <sub>IO</sub>       | I/O pin capacitance                                  |                                                         |              | 5   |                    | pF   |
| t <sub>f(IO)out</sub> | Output high to low level fall time <sup>(1)</sup>    | C <sub>L</sub> =50 pF                                   |              | 25  |                    | ns   |
| t <sub>r(IO)out</sub> | Output low to high level rise time <sup>(1)</sup>    | Between 10% and 90%                                     |              | 25  |                    | 115  |

1. Data based on characterization results, not tested in production.

 Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see *Figure 12*). Data based on design simulation and/or technology characteristics, not tested in production.

3. The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding  $I_{PU}$  current characteristics described in *Figure 13*).

#### Figure 12. Two typical applications with unused I/O pin



1. Only external pull-up allowed on ICCCLK pin.





Figure 13. Typical  $I_{PU}$  vs.  $V_{DD}$  with  $V_{IN}=V_{SS}$ 

#### 5.6.2 Output driving current

Subject to general operating conditions for  $V_{\text{DD}},\,f_{\text{CPU}},$  and  $T_{\text{A}}$  unless otherwise specified.

| Symbol                         | Parameter                                                       |                     | Conditions              | Min                  | Мах  | Unit |
|--------------------------------|-----------------------------------------------------------------|---------------------|-------------------------|----------------------|------|------|
|                                | Output low level voltage for a standard I/O pin                 |                     | I <sub>IO</sub> =+5 mA  |                      | 1.0  |      |
| V <sub>OL</sub> <sup>(1)</sup> | when 8 pins are sunk at same time<br>(see <i>Figure 14</i> )    |                     | I <sub>IO</sub> =+2 mA  |                      | 0.4  |      |
| VOL                            | Output low level voltage for a high sink I/O pin                | =5V                 | I <sub>IO</sub> =+20 mA |                      | 1.3  |      |
|                                | when 4 pins are sunk at same time<br>(see <i>Figure 15</i> )    | V <sub>DD</sub> =5V | I <sub>IO</sub> =+8 mA  |                      | 0.75 |      |
| × (2)                          | Output high level voltage for an I/O pin                        |                     | I <sub>IO</sub> =-5 mA  | V <sub>DD</sub> -1.5 |      |      |
| V <sub>OH</sub> <sup>(2)</sup> | when 4 pins are sourced at same time<br>(see <i>Figure 16</i> ) |                     | I <sub>IO</sub> =-2 mA  | V <sub>DD</sub> -0.8 |      |      |

Table 30. Output driving current characteristics

1. The  $I_{IO}$  current sunk must always respect the absolute maximum rating specified in *Table 19* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VSS}$ .

2. The I<sub>IO</sub> current sourced must always respect the absolute maximum rating specified in *Table 19* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VDD</sub>. True open drain I/O pins does not have V<sub>OH</sub>.



57





Figure 15. Typical V<sub>OL</sub> at V<sub>DD</sub>=5V (high sink)



Figure 16. Typical  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$ =5 V



## 5.7 Control pin characteristics

### 5.7.1 Asynchronous RESET pin

#### Table 31. Asynchronous RESET pin characteristics<sup>(1)(2)(3)</sup>

| Symbol                  | Parameter                                         | C                    | onditions             | Min          | Тур | Max                | Unit |
|-------------------------|---------------------------------------------------|----------------------|-----------------------|--------------|-----|--------------------|------|
| V <sub>IL</sub>         | Input low level voltage                           |                      |                       |              |     | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>         | Input high level voltage                          |                      |                       | $0.7 V_{DD}$ |     |                    | v    |
| V <sub>hys</sub>        | Schmitt trigger voltage hysteresis <sup>(4)</sup> |                      |                       |              | 1   |                    | V    |
| N.                      | Output low level voltage <sup>(5)</sup>           | V <sub>DD</sub> =5 V | I <sub>IO</sub> =+5mA |              | 0.5 | 1.0                | V    |
| V <sub>OL</sub>         | Output low level voltage                          | vDD=2 v              | I <sub>IO</sub> =+2mA |              | 0.2 | 0.4                | v    |
| R <sub>ON</sub>         | Pull-up equivalent resistor <sup>(4)(6)</sup>     |                      | V <sub>DD</sub> =5V   | 20           | 40  | 80                 | kΩ   |
| t <sub>w(RSTL)out</sub> | Generated reset pulse duration                    | Interna              | l reset sources       |              | 30  |                    | μS   |
| t <sub>h(RSTL)in</sub>  | External reset pulse hold time <sup>(7)</sup>     |                      |                       | 20           |     |                    | μS   |
| t <sub>g(RSTL)in</sub>  | Filtered glitch duration <sup>(8)</sup>           |                      |                       |              | 200 |                    | ns   |

1. The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog).

Whatever the reset source is (internal or external), the user must ensure that the level on the RESET pin can go below the V<sub>IL</sub> max. level specified in Section 5.7.1 on page 31. Otherwise the reset will not be taken into account internally.

 Because the reset circuit is designed to allow the internal RESET to be output in the RESET pin, the user must ensure that the current sunk on the RESET pin (by an external pull-up for example) is less than the absolute maximum value specified for I<sub>INJ(RESET)</sub> in Section Table 19. on page 22.

4. Data based on characterization results, not tested in production.

5. The  $I_{IO}$  current sunk must always respect the absolute maximum rating specified in *Table 19* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VSS}$ .

 The R<sub>ON</sub> pull-up equivalent resistor is based on a resistive transistor. Specified for voltage on RESET pin between V<sub>ILmax</sub> and V<sub>DD</sub>.

 To guarantee the reset of the device, a minimum pulse has to be applied to the RESET pin. All short pulses applied on RESET pin with a duration below t<sub>h(RSTL)in</sub> can be ignored.

8. The reset network protects the device against parasitic resets.

# 6 Package characteristics

## 6.1 Package mechanical data

Figure 17. SO16 16-pin plastic small outline -150mil width, package outline



 Table 32.
 SO16 16-pin plastic small outline-150mil width, package mechanical data

|      |      | mm   |       | _         | inches |       |
|------|------|------|-------|-----------|--------|-------|
| Dim. | Min  | Тур  | Max   | Min       | Тур    | Max   |
| А    | 1.35 |      | 1.75  | 0.053     |        | 0.069 |
| A1   | 0.10 |      | 0.25  | 0.004     |        | 0.010 |
| В    | 0.33 |      | 0.51  | 0.013     |        | 0.020 |
| С    | 0.19 |      | 0.25  | 0.007     |        | 0.010 |
| D    | 9.80 |      | 10.00 | 0.386     |        | 0.394 |
| E    | 3.80 |      | 4.00  | 0.150     |        | 0.157 |
| е    |      | 1.27 |       |           | 0.050  |       |
| Н    | 5.80 |      | 6.20  | 0.228     |        | 0.244 |
| α    | 0°   |      | 8°    | 0°        |        | 8°    |
| L    | 0.40 |      | 1.27  | 0.016     |        | 0.050 |
|      |      |      | Numbe | r of Pins |        | •     |
| Ν    |      |      | 1     | 6         |        |       |



## 6.2 Thermal characteristics

Table 33. Thermal characteristics

| Symbol            | Ratings                                             |      | Value | Unit |
|-------------------|-----------------------------------------------------|------|-------|------|
| R <sub>thJA</sub> | Package thermal resistance<br>(junction to ambient) | SO16 | 85    | °C/W |
| T <sub>Jmax</sub> | Maximum junction temperature <sup>(1)</sup>         |      | 150   | °C   |
| P <sub>Dmax</sub> | Power dissipation <sup>(2)</sup>                    | SO16 | 300   | mW   |

1. The maximum chip-junction temperature is based on technology characteristics.

2. The maximum power dissipation is obtained from the formula P<sub>D</sub> = (T<sub>J</sub> - T<sub>A</sub>) / R<sub>thJA</sub>. The power dissipation of an application can be defined by the user with the formula: P<sub>D</sub>=P<sub>INT</sub>+P<sub>PORT</sub> where P<sub>INT</sub> is the chip internal power (I<sub>DD</sub>xV<sub>DD</sub>) and P<sub>PORT</sub> is the port power dissipation depending on the ports used in the application.

## 6.3 Soldering information

In order to meet environmental requirements, ST offers the ST7LNB1Y0 in ECOPACK<sup>®</sup> package. The package have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97.

The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at *www.st.com*, together with specific technical application notes covering the main technical aspects related to lead-free conversion (AN2033, AN2034, AN2035, AN2036).

#### Backward and forward compatibility

The main difference between Pb and Pb-free soldering process is the temperature range.

- ECOPACK LQFP, SDIP, SO and QFN20 packages are fully compatible with Lead (Pb) containing soldering process (see application note AN2034)
- TQFP, SDIP and SO Pb-packages are compatible with Lead-free soldering process, nevertheless it's the customer's duty to verify that the Pb-packages maximum temperature (mentioned on the Inner box label) is compatible with their Lead-free soldering temperature.

| Table 34. | Soldering compatibility (wa | ve and reflow soldering process) |
|-----------|-----------------------------|----------------------------------|
|-----------|-----------------------------|----------------------------------|

| Package     | Plating material devices       | Pb solder paste | Pb-free solder paste |
|-------------|--------------------------------|-----------------|----------------------|
| SDIP & PDIP | Sn (pure Tin)                  | Yes             | Yes <sup>(1)</sup>   |
| QFN         | Sn (pure Tin)                  | Yes             | Yes <sup>(1)</sup>   |
| LQFP and SO | NiPdAu (Nickel-palladium-Gold) | Yes             | Yes <sup>(1)</sup>   |

1. Assemblers must verify that the Pb-package maximum temperature (mentioned on the Inner box label) is compatible with their Lead-free soldering process.



57

|        | dress                 |            | •••••   |         |             |                                |        |    |
|--------|-----------------------|------------|---------|---------|-------------|--------------------------------|--------|----|
| ΓII    | one No                |            |         | •••••   |             |                                |        |    |
| - Pacl | kage (tick one box)   |            |         |         |             |                                |        |    |
|        | ST7LNB1Y0             | M6 - SO    | )16 nai | rrow (  | 16 pin)     | []                             |        |    |
|        |                       | nodified   | defaul  | t setti | ngs [DEF] s | should be written in the Custo | m boxe | es |
| [CUS   |                       | <b>DFF</b> |         | IOT     | NIDEX       |                                | D.E.E. | ~  |
|        |                       | DEF        | CL      | JST     | INDEX       | PARAMETER                      | DEF    | C  |
| 00     | Slave Address         | 11h        | l       | h]      | 11          | Applitype                      | 00h    | [  |
| 01     | SaTCR1 BPF (lsb)      | 5Dh        | l       | h]      | 12          | AppliNum                       | 04h    | [  |
| 02     | SaTCR1 BPF (msb)      | 02h        | [       | h]      | 13          | High L.O freq Number           | 04h    | [  |
| 03     | SaTCR2 BPF (lsb)      | C6h        | [       | h]      | 14          | Low L.O freq Number            | 02h    | ]  |
| 04     | SaTCR2BPF (msb)       | 02h        | [       | h]      | 15          | SaTCR1 matrix truth table      | ACh    | ]  |
|        | 0                     |            |         |         | 16          |                                | 35h    | ]  |
| 05     | SaTCR3 BPF (lsb)      | 48h        | ]       | h]      | 17          | SaTCR2 matrix truth table      | 59h    | [  |
| 06     | SaTCR3 BPF (msb)      | 03h        | [       | h]      | 18          |                                | 6Ah    | [  |
| 07     | SaTCR4 BPF (lsb)      | FCh        | [       | h]      | 19          | SaTCR3 matrix truth table      | 56h    | ]  |
|        |                       |            |         |         | 1A          |                                | 9Ah    | ]  |
| 08     | SaTCR4 BPF (msb)      | 03h        | l       | h]      | 1B          | SaTCR4 matrix truth table      | 95h    | [  |
| 09     | SaTCR5 BPF (lsb)      | FFh        | [       | h]      | 1C          |                                | A6h    | [  |
| 0A     | SaTCR5BPF (msb)       | FFh        | [       | h]      | 1D          | SaTCR5 matrix truth table      | FFh    | [  |
|        |                       |            | _       |         | 1E          |                                | FFh    | ]  |
| 0B     | SaTCR6 BPF (lsb)      | FFh        | ]       | h]      | 1F          | SaTCR6 matrix truth table      | FFh    | [  |
| 0C     | SaTCR6 BPF (msb)      | FFh        | [       | h]      | 20          |                                | FFh    | [  |
| 0D     | SaTCR7 BPF(lsb)/Lega  | -          |         |         | 21          | SaTCR7 matrix truth table      | FFh    | [  |
|        | SaTCR Low band(msb)   |            | [       | h]      | 22          |                                | FFh    | [  |
|        | SaTCR7 BPF(msb)/Leg   | -          |         |         | 23          | SaTCR8 matrix truth table/     | FFh    | [  |
|        | SaTCR Low band (Isb)  |            | [       | h]      | 24          | Legacy matrix                  | FFh    | [  |
| 0F     | SaTCR8 BPF(lsb)/Lega  | -          |         |         | 25          | SaTCRs GAIN                    | FFh    | [  |
|        | SaTCR High band (msb  |            | [       | h]      | 26          |                                | FFh    | [  |
|        | SaTCR8 BPF(msb)/Leg   | •          |         |         | 27          | SaTCRs number                  | 04h    | [  |
|        | SaTCR High band (Isb) |            | [       | h]      |             | and notes of EEPROM Parar      |        |    |

# 7 Revision history

| Table 35. | Document revision | history |
|-----------|-------------------|---------|
|-----------|-------------------|---------|

| Date         | Revision | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29-Sep-2004  | 2.0      | First release on st.com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 10-Nov-2004  | 3.0      | Note added, Section 4.1: Command 0Fh<br>E2h and E4h framing added for Command 0Dh, Section 4.2:<br>Command 0Dh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 06-Dec-2004  | 4.0      | Changed note 6 and <i>Figure 3</i><br>Removed note on page 9.<br>Changed <i>Table 16: ST7LNB1Y0 EEPROM parameters</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 28-Jun-2005  | 5.0      | Changed note 4 in Section 1: Pin description<br>Changed note 5 in Figure 3<br>Added note 1 to Section 3.2: DiSEqC-ST commands<br>Changed timing in Figure 8: Signalling of the DiSEqC-ST command<br>Changed Table 11: ST7LNB1Y0 applications (added application for 0A<br>and 0B)<br>Added frequencies in wide band part in Table 10: Local oscillator<br>frequencies<br>Changed parameters in Table 16: ST7LNB1Y0 EEPROM parameters                                                                                                                                                                                       |  |
| 12-Oct-2005  | 6.0      | Changed package name to SO16 NARROW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 31-Jan-2006  | 7.0      | Modified notes for <i>Table 23: Operating conditions with the DiSEqC<sup>TM</sup> signalling</i> related to DiSEqC signal detection levels<br>Capacitors changed from 100pF to 180pF in <i>Figure 3:</i> ST7LNB1Y0 in <i>the Twin SaTCR and legacy (standard RF band) application</i>                                                                                                                                                                                                                                                                                                                                      |  |
| 19-July-2007 | 8.0      | Document reformatted.<br>QFN20 package removed<br>Root part number changed from ST7LBN1 to ST7LNB1Y0.<br>Note 1 removed below <i>Table 30: Output driving current characteristics</i><br>Additional figure added for single-input application of Twin SaTCR<br>application, <i>Figure 4: ST7LNB1Y0 in the Twin SaTCR application with</i><br><i>one input only</i> .<br>Thermal characteristics ( <i>Section 6.2</i> ) and Soldering information<br>( <i>Section 6.3</i> ) updated<br>Option list updated and reformatted.<br>ECOPACK package description updated in <i>Section 6.3: Soldering</i><br><i>information</i> . |  |

57

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

